Low-power and low-voltage CMOS digital design

被引:0
|
作者
CSEM Cent Suisse d'Electronique et, de Microtechnique SA, Neuchatel, Switzerland [1 ]
机构
来源
Microelectron Eng | / 1-4卷 / 179-208期
关键词
CMOS integrated circuits - Design - Digital circuits - Electronics engineering - Logic circuits - Microprocessor chips;
D O I
暂无
中图分类号
学科分类号
摘要
Low-voltage and low-power digital design has to be performed at several levels such as architecture, logic and basic cell levels, while considering activity, capacitance, frequency and supply voltage reduction. Examples of activity and capacitance reduction will be provided for a low-power digital cell library and for gated clock and asynchronous Finite State Machines. Reduction of supply voltage and operating frequency is considered for complex gate decomposition and parallelized logic circuits such as parallelized memories, synchronous counters and shift registers. Reduction of the number of basic operations to execute a given task is illustrated by the design of an efficient 8-bit pipelined microprocessor.
引用
收藏
相关论文
共 50 条
  • [41] A low-voltage low-power CMOS voltage reference based on subthreshold MOSFETs
    Wang Honglai
    Zhang Xiaoxing
    Dai Yujie
    Lu Yingjie
    Matsuoka, Toshimasa
    Wang Jun
    Taniguchi, Kenji
    JOURNAL OF SEMICONDUCTORS, 2011, 32 (08)
  • [42] Design Techniques for Low-Power and Low-Voltage Bandgaps
    Barteselli, Edoardo
    Sant, Luca
    Gaggl, Richard
    Baschirotto, Andrea
    ELECTRICITY, 2021, 2 (03): : 271 - 284
  • [43] A low-voltage low-power threshold voltage monitor for CMOS process sensing
    Luís Henrique de Carvalho Ferreira
    Analog Integrated Circuits and Signal Processing, 2011, 68 : 51 - 57
  • [44] A low-voltage low-power CMOS voltage reference based on subthreshold MOSFETs
    王洪来
    张小兴
    戴宇杰
    吕英杰
    Toshimasa Matsuoka
    Kenji Taniguchi
    半导体学报, 2011, 32 (08) : 118 - 121
  • [45] A low-voltage low-power digital-audio ΣΔ modulator in 0.18-μm CMOS
    Gu, JY
    Ahmadi, M
    Miller, WC
    VLSI'03: PROCEEDINGS OF THE INTERNATIONAL CONFERENCE ON VLSI, 2003, : 79 - 82
  • [46] Low-voltage low-power CMOS oscillator with low temperature and process sensitivity
    De Vita, Giuseppe
    Marraccini, Francesco
    Iannaccone, Giuseppe
    2007 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-11, 2007, : 2152 - 2155
  • [47] Digital Calibration of Low-Voltage and Low-Power Analog ICs
    Sovcik, Michal
    Stopjakova, Viera
    Arbet, Daniel
    Kovac, Martin
    2018 16TH INTERNATIONAL CONFERENCE ON EMERGING ELEARNING TECHNOLOGIES AND APPLICATIONS (ICETA), 2018, : 505 - 510
  • [48] A low-voltage low-power CMOS sample-and-hold circuit
    Zheng, XY
    Guo, SB
    Wang, J
    Qiu, YL
    2005 6TH INTERNATIONAL CONFERENCE ON ASIC PROCEEDINGS, BOOKS 1 AND 2, 2005, : 552 - 555
  • [49] A Low-Power Low-Voltage CMOS Thyristor Based Delay Element
    Manjunath, P., V
    Baghyalakshmi, H. R.
    Venkatesha, M. K.
    2009 SECOND INTERNATIONAL CONFERENCE ON EMERGING TRENDS IN ENGINEERING AND TECHNOLOGY (ICETET 2009), 2009, : 716 - +
  • [50] A low-voltage low-power CMOS phase-locked loop
    Chang, RC
    Kuo, LC
    Chen, HM
    JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2005, 14 (05) : 997 - 1006