Low-frequency noise in the Double SOI (DSOI) MOSFETs with back-gate control

被引:0
|
作者
Li, You [1 ,2 ,3 ]
Liu, Fanyu [1 ,2 ,3 ]
Shu, Lei [1 ,3 ]
Lu, Bo [2 ,4 ,5 ]
Li, Bo [1 ,2 ,3 ]
Luo, Jiajun [1 ,2 ,3 ]
机构
[1] Chinese Acad Sci, Inst Microelect, 3 Beitucheng West Rd, Beijing 100029, Peoples R China
[2] Univ Chinese Acad Sci, 19 Yuquan Rd, Beijing 100049, Peoples R China
[3] Chinese Acad Sci, Key Lab Sci & Technol Silicon Devices, 3 Beitucheng West Rd, Beijing 100029, Peoples R China
[4] State Key Lab Particle Detect & Elect China, 19 B Yuquan Rd, Beijing 100049, Peoples R China
[5] Chinese Acad Sci, Inst High Energy Phys, 19 B Yuquan Rd, Beijing 100049, Peoples R China
来源
JOURNAL OF INSTRUMENTATION | 2024年 / 19卷 / 10期
基金
中国国家自然科学基金;
关键词
Analogue electronic circuits; Electronic detector readout concepts (solid-state); Materials for solid-state detectors; Radiation-hard electronics;
D O I
10.1088/1748-0221/19/10/P10003
中图分类号
TH7 [仪器、仪表];
学科分类号
0804 ; 080401 ; 081102 ;
摘要
In this paper, the impact of the back-gate voltage (Vb) on the low-frequency (1/f) noise is evaluated for the 180 nm double silicon-on-insulator (DSOI) NMOS, fabricated with various thicknesses of first buried oxide (BOX1) layer (145/50 nm). Both positive and negative V b increased the measured normalized drain current power spectral density (PSD) for more than ten-fold in DSOI standard devices with 145 nm BOX1, while the normalized PSD decreases with V b going up in devices with 50 nm BOX1. By comparing with CNF+CMF model, interface trap density and the Coulomb scattering coefficient are extracted with the back-gate voltage applied. The interface trap density increases in standard devices for both positive and negative V b , but decreases with increasing back-gate biasing from - 10 V to 10 V in devices with 50 nm BOX1. The interface trap density shows a similar back-gate coupling effect with threshold voltage under the influence of different thickness of BOX1. The CNF and CMF noise variation under back-gate voltage can be explained by the significant fluctuation in drain current.
引用
收藏
页数:13
相关论文
共 50 条
  • [31] Reduction of Low-Frequency Noise in MOSFETs under Switched Gate and Substrate Bias
    Siprak, Domagoj
    Zanolla, Nicola
    Tiebout, Marc
    Baumgartner, Peter
    Fiegna, Claudio
    ESSDERC 2008: PROCEEDINGS OF THE 38TH EUROPEAN SOLID-STATE DEVICE RESEARCH CONFERENCE, 2008, : 266 - +
  • [32] Investigation of radiation hardness improvement by applying back-gate bias for FD-SOI MOSFETs
    Kurachi, Ikuo
    Kobayashi, Kazuo
    Okihara, Masao
    Kasai, Hiroki
    Hatsui, Takaki
    Hara, Kazuhiko
    Miyoshi, Toshinobu
    Arai, Yasuo
    NUCLEAR INSTRUMENTS & METHODS IN PHYSICS RESEARCH SECTION A-ACCELERATORS SPECTROMETERS DETECTORS AND ASSOCIATED EQUIPMENT, 2019, 924 : 404 - 408
  • [33] A LOW-FREQUENCY NOISE STUDY OF GATE-ALL-AROUND SOI TRANSISTORS
    SIMOEN, E
    MAGNUSSON, U
    CLAEYS, C
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 1993, 40 (11) : 2054 - 2059
  • [34] Low-frequency noise degradation caused by STI interface effects in SOI-MOSFETs
    Lee, H
    Lee, JH
    Shin, H
    Park, YJ
    Min, HS
    IEEE ELECTRON DEVICE LETTERS, 2001, 22 (09) : 449 - 451
  • [35] Influence of back-gate stress on the back-gate threshold voltage of a LOCOS-isolated SOI MOSFET
    Mei, Bo
    Bi, Jinshun
    Li, Duoli
    Liu, Sinan
    Han, Zhengsheng
    JOURNAL OF SEMICONDUCTORS, 2012, 33 (02)
  • [36] Modeling of low frequency noise in FD SOI MOSFETs
    El Husseini, J.
    Martinez, F.
    Valenza, M.
    Ritzenthaler, R.
    Lime, F.
    Iniguez, B.
    Faynot, O.
    Le Royer, C.
    Andrieu, F.
    SOLID-STATE ELECTRONICS, 2013, 90 : 116 - 120
  • [37] Correlation between low-frequency noise overshoot in SOI MOSFETs and frequency dependence of floating body effect
    Tseng, YC
    Huang, WM
    Babcock, JA
    Ford, JM
    Woo, JCS
    1997 SYMPOSIUM ON VLSI TECHNOLOGY: DIGEST OF TECHNICAL PAPERS, 1997, : 99 - 100
  • [38] On the influence of the back-gate bias on InGaAs Trigate MOSFETs
    Marin, Enrique G.
    Ruiz, Francisco G.
    Godoy, Andres
    Gonzalez-Medina, Jose M.
    Tienda-Luna, I. M.
    Toral, Alejandro
    Gamiz, Francisco
    2016 JOINT INTERNATIONAL EUROSOI WORKSHOP AND INTERNATIONAL CONFERENCE ON ULTIMATE INTEGRATION ON SILICON (EUROSOI-ULIS 2016), 2016, : 230 - 233
  • [39] Back-gate and series resistance effects in LDMOSFETs on SOI
    Vandooren, A
    Cristoloveanu, S
    Mojarradi, M
    Kolawa, E
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2001, 48 (10) : 2410 - 2416
  • [40] Modification of parasitic edge leakage in LOCOS-isolated SOI MOSFETS using back-gate stress
    Sherony, MJ
    Yang, IY
    Antoniadis, DA
    Doyle, BS
    1996 IEEE INTERNATIONAL SOI CONFERENCE PROCEEDINGS, 1996, : 84 - 85