Low-frequency noise in the Double SOI (DSOI) MOSFETs with back-gate control

被引:0
|
作者
Li, You [1 ,2 ,3 ]
Liu, Fanyu [1 ,2 ,3 ]
Shu, Lei [1 ,3 ]
Lu, Bo [2 ,4 ,5 ]
Li, Bo [1 ,2 ,3 ]
Luo, Jiajun [1 ,2 ,3 ]
机构
[1] Chinese Acad Sci, Inst Microelect, 3 Beitucheng West Rd, Beijing 100029, Peoples R China
[2] Univ Chinese Acad Sci, 19 Yuquan Rd, Beijing 100049, Peoples R China
[3] Chinese Acad Sci, Key Lab Sci & Technol Silicon Devices, 3 Beitucheng West Rd, Beijing 100029, Peoples R China
[4] State Key Lab Particle Detect & Elect China, 19 B Yuquan Rd, Beijing 100049, Peoples R China
[5] Chinese Acad Sci, Inst High Energy Phys, 19 B Yuquan Rd, Beijing 100049, Peoples R China
来源
JOURNAL OF INSTRUMENTATION | 2024年 / 19卷 / 10期
基金
中国国家自然科学基金;
关键词
Analogue electronic circuits; Electronic detector readout concepts (solid-state); Materials for solid-state detectors; Radiation-hard electronics;
D O I
10.1088/1748-0221/19/10/P10003
中图分类号
TH7 [仪器、仪表];
学科分类号
0804 ; 080401 ; 081102 ;
摘要
In this paper, the impact of the back-gate voltage (Vb) on the low-frequency (1/f) noise is evaluated for the 180 nm double silicon-on-insulator (DSOI) NMOS, fabricated with various thicknesses of first buried oxide (BOX1) layer (145/50 nm). Both positive and negative V b increased the measured normalized drain current power spectral density (PSD) for more than ten-fold in DSOI standard devices with 145 nm BOX1, while the normalized PSD decreases with V b going up in devices with 50 nm BOX1. By comparing with CNF+CMF model, interface trap density and the Coulomb scattering coefficient are extracted with the back-gate voltage applied. The interface trap density increases in standard devices for both positive and negative V b , but decreases with increasing back-gate biasing from - 10 V to 10 V in devices with 50 nm BOX1. The interface trap density shows a similar back-gate coupling effect with threshold voltage under the influence of different thickness of BOX1. The CNF and CMF noise variation under back-gate voltage can be explained by the significant fluctuation in drain current.
引用
收藏
页数:13
相关论文
共 50 条
  • [21] Modeling of Back-Gate Effects on Gate-Induced Drain Leakage and Gate Currents in UTB SOI MOSFETs
    Lin, Yen-Kai
    Kushwaha, Pragya
    Agarwal, Harshit
    Chang, Huan-Lin
    Duarte, Juan Pablo
    Sachid, Angada B.
    Khandelwal, Sourabh
    Salahuddin, Sayeef
    Hu, Chenming
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2017, 64 (10) : 3986 - 3990
  • [22] A low-frequency noise model for advanced gate-stack MOSFETs
    Celik-Butler, Zeynep
    Devireddy, Siva Prasad
    Tseng, Hsing-Huang
    Tobin, Philip
    Zlotnicka, Ania
    MICROELECTRONICS RELIABILITY, 2009, 49 (02) : 103 - 112
  • [23] Low-Frequency Noise Sources in Advanced UTBB FD-SOI MOSFETs
    Theodorou, Christoforos G.
    Ioannidis, Eleftherios G.
    Andrieu, Francois
    Poiroux, Thierry
    Faynot, Olivier
    Dimitriadis, Charalabos A.
    Ghibaudo, Gerard
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2014, 61 (04) : 1161 - 1167
  • [24] Extraction of the Parasitic Bipolar Gain Using the Back-Gate in Ultrathin FD SOI MOSFETs
    Liu, Fanyu
    Ionica, Irina
    Bawedin, Maryline
    Cristoloveanu, Sorin
    IEEE ELECTRON DEVICE LETTERS, 2015, 36 (02) : 96 - 98
  • [25] Novel dynamic back-gate control technology for performance improvement in ultrathin double SOI LDMOS
    Li, Man
    Liu, Anqi
    Yao, Jiafei
    Zhang, Jun
    Wang, Zixuan
    Liu, Fanyu
    Guo, Yufeng
    JOURNAL OF POWER ELECTRONICS, 2025, 25 (01) : 139 - 148
  • [26] Analytical Compact Model for Lightly Doped Nanoscale Ultrathin-Body and Box SOI MOSFETs With Back-Gate Control
    Karatsori, Theano A.
    Tsormpatzoglou, Andreas
    Theodorou, Christoforos G.
    Ioannidis, Eleftherios G.
    Haendler, Sebastien
    Planes, Nicolas
    Ghibaudo, Gerard
    Dimitriadis, Charalabos A.
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2015, 62 (10) : 3117 - 3124
  • [27] Floating effective back-gate effect on the small-signal output conductance of SOI MOSFETs
    Kilchytska, V
    Levacq, D
    Lederer, D
    Raskin, JP
    Flandre, D
    IEEE ELECTRON DEVICE LETTERS, 2003, 24 (06) : 414 - 416
  • [28] Channel Current Enhancement by Back-Gate Biasing in Ultrathin SOI-MOSFETs with Thin BOX
    Ohata, A.
    Bae, Y.
    Fenouillet-Beranger, C.
    Cristoloveanu, S.
    2011 INTERNATIONAL CONFERENCE OF ELECTRON DEVICES AND SOLID-STATE CIRCUITS (EDSSC), 2011,
  • [29] Low-frequency noise characterization of gate oxide trap depth distribution of MOSFETs
    Chen, Hua
    Zhang, Yanjun
    He, Liang
    APPLIED PHYSICS LETTERS, 2023, 122 (22)
  • [30] Low-frequency noise in high-k gate dielectric nanoscale MOSFETs
    Han, I. K.
    Nam, H. D.
    Choi, W. J.
    Lee, J. I.
    Szentpali, B.
    Chovet, A.
    JOURNAL OF THE KOREAN PHYSICAL SOCIETY, 2006, 49 (03) : 1117 - 1120