Architecture of programmable systolic array processor for discrete wavelet transform

被引:0
|
作者
Miyake, Jiro [1 ]
Kuninobu, Shigeo [2 ]
Baba, Takaaki [1 ]
机构
[1] Graduate School of Information, Production and Systems, Waseda University, 2-7 Hibikino, Wakamatsu-ku, Kitakyushu-shi, 808-0135, Japan
[2] Information, Production and Systems Research Center, Waseda University, 2-7 Hibikino, Wakamatsu-ku, Kitakyushu-shi, 808-0135, Japan
关键词
Computer architecture - Adders - Data transfer - Signal reconstruction - Scalability - Systolic arrays;
D O I
10.3169/itej.63.1853
中图分类号
学科分类号
摘要
An architecture of a programmable systolic array processor is proposed for the discrete wavelet transform (DWT). This transform requires a huge amount of data to be filtered. To achieve this, many processor elements (PEs) are implemented. However, the hardware of a multiplier for multiply-accumulate operations is large, and complicated connections among PEs lower flexibility and scalability. By using the time-divided multiple-operation method, the execution unit with a simple structure of shifters and a three-input adder achieved 50% of hardware size and the same performance of that achieved with a multiplier and an adder. The unique network mechanism among PEs and the systolic array architecture provided a high level of data transfer, flexibility, and scalability. Using this architecture enables a processor with ten PEs to execute DWT for 1024×1024 image pixels in 26.3 ms.
引用
收藏
页码:1853 / 1859
相关论文
共 50 条
  • [31] Unified systolic array for fast computation of the discrete cosine transform, discrete sine transform, and discrete Hartley transform
    Pan, SB
    Park, RH
    OPTICAL ENGINEERING, 1997, 36 (12) : 3439 - 3444
  • [32] A NEW SYSTOLIC ARRAY FOR DISCRETE FOURIER-TRANSFORM
    CHANG, LW
    CHEN, MY
    IEEE TRANSACTIONS ON ACOUSTICS SPEECH AND SIGNAL PROCESSING, 1988, 36 (10): : 1665 - 1666
  • [33] Systolic array for fast computation of discrete cosine transform
    Liu, JG
    Li, HF
    Chan, FHY
    Lam, FK
    INTERNATIONAL SYMPOSIUM ON MULTISPECTRAL IMAGE PROCESSING, 1998, 3545 : 600 - 603
  • [34] Systolic architecture for computing the discrete Fourier transform on FPGAs
    Nash, JG
    FCCM 2005: 13TH ANNUAL IEEE SYMPOSIUM ON FIELD-PROGRAMMABLE CUSTOM COMPUTING MACHINES, PROCEEDINGS, 2005, : 305 - 306
  • [35] Concurrent Systolic Architecture for High-Throughput Implementation of 3-Dimensional Discrete Wavelet Transform
    Mohanty, Basant K.
    Meher, Pramod K.
    2008 INTERNATIONAL CONFERENCE ON APPLICATION-SPECIFIC SYSTEMS, ARCHITECTURES AND PROCESSORS, 2008, : 162 - +
  • [36] DISCRETE COSINE TRANSFORM PROCESSOR USING A CCD PROGRAMMABLE TRANSVERSAL FILTER
    KAPUR, N
    MAVOR, J
    JACK, MA
    ELECTRONICS LETTERS, 1980, 16 (04) : 139 - 141
  • [37] Field-Programmable Gate Array Architecture for the Discrete Orthonormal Stockwell Transform (DOST) Hardware Implementation
    Valtierra-Rodriguez, Martin
    Contreras-Hernandez, Jose-Luis
    Granados-Lieberman, David
    Rivera-Guillen, Jesus Rooney
    Amezquita-Sanchez, Juan Pablo
    Camarena-Martinez, David
    JOURNAL OF LOW POWER ELECTRONICS AND APPLICATIONS, 2024, 14 (03)
  • [38] New systolic array processor architecture for simultaneous discrete convolution of an image plane with multiple filter coefficient sets
    Wong, Albert T.
    Heath, J. Robert
    Lhamon, Michael
    JOURNAL OF ELECTRONIC IMAGING, 2007, 16 (01)
  • [39] A Lifting-Based Discrete Wavelet Transform and Discrete Wavelet Packet Processor with Support for Higher Order Wavelet Filters
    Guntoro, Andre
    Glesner, Manfred
    VLSI-SOC: DESIGN METHODOLOGIES FOR SOC AND SIP, 2010, 313 : 154 - 173
  • [40] Pipelined Architecture for Discrete Wavelet Transform Implementation on FPGA
    Bahoura, Mohammed
    Ezzaidi, Hassan
    2010 INTERNATIONAL CONFERENCE ON MICROELECTRONICS, 2010, : 459 - 462