Field-Programmable Gate Array Architecture for the Discrete Orthonormal Stockwell Transform (DOST) Hardware Implementation

被引:1
|
作者
Valtierra-Rodriguez, Martin [1 ]
Contreras-Hernandez, Jose-Luis [2 ]
Granados-Lieberman, David [3 ]
Rivera-Guillen, Jesus Rooney [1 ]
Amezquita-Sanchez, Juan Pablo [1 ]
Camarena-Martinez, David [2 ]
机构
[1] Univ Autonoma Queretaro, Fac Ingn, ENAP RG, CA Sistemas Dinam & Control, Campus San Juan del Rio, San Juan Del Rio 76807, Mexico
[2] Univ Guanajuato UG, Dept Ingn Elect, Div Ingn, ENAP RG, Carretera Salamanca Valle Santigo Km 3-5 1-8 Km, Salamanca 36885, Mexico
[3] ITS Irapuato ITESI, CA Fuentes Alternas & Cal Energia Elect, ENAP Res Grp, Dept Ingn Electromecan,Tecnol Nacl Mexico, Carr Irapuato Silao Km 12-5, Irapuato 36821, Mexico
关键词
discrete orthonormal Stockwell transform; FPGA; reconfigurable hardware architecture; time-frequency representation; FREQUENCY ANALYSIS-METHODS;
D O I
10.3390/jlpea14030042
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Time-frequency analysis is critical in studying linear and non-linear signals that exhibit variations across both time and frequency domains. Such analysis not only facilitates the identification of transient events and extraction of key features but also aids in displaying signal properties and pattern recognition. Recently, the Discrete Orthonormal Stockwell Transform (DOST) has become increasingly utilized in many specialized signal processing tasks. Given its growing importance, this work proposes a reconfigurable field-programmable gate array (FPGA) architecture designed to efficiently implement the DOST algorithm on cost-effective FPGA chips. An accompanying MATLAB app enables the automatic configuration of the DOST method for varying sizes (64, 128, 256, 512, and 1024 points). For the implementation, a Cyclone V series FPGA device from Intel Altera, featuring the 5CSEMA5F31C6N chip, is used. To provide a complete hardware solution, the proposed DOST core has been integrated into a hybrid ARM-HPS (Advanced RISC Machine-Hard Processor System) control unit, which allows the control of different peripherals, such as communication protocols and VGA-based displays. Results show that less than 5% of the chip's resources are occupied, indicating a low-cost architecture that can be easily integrated into other FPGA structures or hardware systems for diverse applications. Moreover, the accuracy of the proposed FPGA-based implementation is underscored by a root mean squared error of 6.0155 x 10-3 when compared with results from floating-point processors, highlighting its accuracy.
引用
收藏
页数:19
相关论文
共 50 条
  • [1] AN ARCHITECTURE FOR A DSP FIELD-PROGRAMMABLE GATE ARRAY
    AGARWALA, M
    BALSARA, PT
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 1995, 3 (01) : 136 - 141
  • [2] Implementation of Petri nets using a field-programmable gate array
    Yang, SK
    Liu, TS
    QUALITY AND RELIABILITY ENGINEERING INTERNATIONAL, 2000, 16 (02) : 99 - 116
  • [3] Multiband Broadband Modulator Implementation on Field-Programmable Gate Array
    Castro, Cristhian
    Gordon, Carlos
    Encalada, Patricio
    Cumbajin, Myriam
    APPLIED TECHNOLOGIES (ICAT 2019), PT III, 2020, 1195 : 318 - 330
  • [4] ARCHITECTURE OF FIELD-PROGRAMMABLE GATE ARRAYS
    ROSE, J
    ELGAMAL, A
    SANGIOVANNIVINCENTELLI, A
    PROCEEDINGS OF THE IEEE, 1993, 81 (07) : 1013 - 1029
  • [5] Implementation on Sobel Field-Programmable Gate Array Detector for Identification of Vehicles
    Seleznev, V. S.
    Antonova, E. O.
    Iluhin, A., V
    Gematudinov, R. A.
    Isaeva, L. Yu
    2021 INTELLIGENT TECHNOLOGIES AND ELECTRONIC DEVICES IN VEHICLE AND ROAD TRANSPORT COMPLEX (TIRVED), 2021,
  • [6] GANGLION - A FAST FIELD-PROGRAMMABLE GATE ARRAY IMPLEMENTATION OF A CONNECTIONIST CLASSIFIER
    COX, CE
    BLANZ, WE
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1992, 27 (03) : 288 - 299
  • [7] Field-programmable gate array implementation of a single photoncounting receive modem
    Simon, William P.
    Downey, Jennifer N.
    Lantz, Nicholas C.
    Bizon, Thomas P.
    Marsden, Michael A.
    Vyhnalek, Brian E.
    Zeleznikar, Daniel J.
    FREE-SPACE LASER COMMUNICATIONS XXXVI, 2024, 12877
  • [8] Design and Implementation of Field-Programmable Gate Array Based Fast Fourier Transform Co-Processor Using Verilog Hardware Description Language
    Lee Y.-C.
    Chan Y.-K.
    Koo V.-C.
    Progress In Electromagnetics Research B, 2021, 92 : 47 - 70
  • [9] Hardware implementation and performance analysis of MPTD-CSMA protocol based on field-programmable gate array in VANET
    Ding, Hongwei
    Lu, Xu
    Li, Bo
    Wang, Liqing
    Bao, Liyong
    Yang, Zhijun
    Liu, Qianlin
    IET COMMUNICATIONS, 2020, 14 (16) : 2769 - 2779
  • [10] Implementation of linear model predictive control using a field-programmable gate array
    Mills, A.
    Wills, A. G.
    Weller, S. R.
    Ninness, B.
    IET CONTROL THEORY AND APPLICATIONS, 2012, 6 (08): : 1042 - 1054