Data cache structure and management strategy optimization of reconfigurable system for multimedia applications

被引:0
|
作者
机构
[1] Liu, Bo
[2] Xiao, Jian
[3] Cao, Peng
[4] Yang, Miaomiao
来源
Liu, Bo | 1600年 / Southeast University卷 / 44期
关键词
Reconfigurable architectures - Information management - Structural design - Memory architecture;
D O I
10.3969/j.issn.1001-0505.2014.06.010
中图分类号
学科分类号
摘要
In order to improve the data flow of the reconfigurable system with a lower embedded data memory cost, a data cache optimization method is proposed, including the two-dimensional Cache structure and the related cache management strategy. The experimental results show that the approach is efficient for various multimedia applications, and the memory access performance of the reconfigurable system can be improved by 29.16% to 35.65% with a 4 KB data cache. The proposed data cache structure was adopted in a reconfigurable system and realized with real chip. Based on the the proposed data cache structures, the reconfigurable system can support the 1080p@30fps stream decoding at the clock frequency of 200MHz. Moreover, the performance of the reconfigurable system is 1.8 times higher than that of other reconfigurable architectures. ©, 2014, Dongnan Daxue Xuebao (Ziran Kexue Ban)/Journal of Southeast University (Natural Science Edition). All right reserved.
引用
收藏
相关论文
共 50 条
  • [21] A reconfigurable computing processor core for multimedia system-on-chip applications
    Department of Electrical Engineering, National Chung Hsing University, No, 250, Kuo Kuang Road, Taichung, Taiwan
    Jpn J Appl Phys Part 1 Regul Pap Short Note Rev Pap, 4 B (3336-3342):
  • [22] MorphoSys: Case study of a reconfigurable computing system targeting multimedia applications
    Singh, H
    Lu, GM
    Lee, MH
    Kurdahi, F
    Bagherzadeh, N
    Filho, E
    Maestre, R
    37TH DESIGN AUTOMATION CONFERENCE, PROCEEDINGS 2000, 2000, : 573 - 578
  • [23] Effective data management strategy and RDD weight cache replacement strategy in Spark
    Jiang, Kun
    Du, Shaofeng
    Zhao, Fu
    Huang, Yong
    Li, Chunlin
    Luo, Youlong
    COMPUTER COMMUNICATIONS, 2022, 194 : 66 - 85
  • [24] A reconfigurable computing processor core for multimedia system-on-chip applications
    Lai, Yeong-Kang
    Chen, Lien-Fei
    Chen, Jian-Chou
    JAPANESE JOURNAL OF APPLIED PHYSICS PART 1-REGULAR PAPERS BRIEF COMMUNICATIONS & REVIEW PAPERS, 2006, 45 (4B): : 3336 - 3342
  • [25] Cache management strategy research for opportunistic networks based on optimization theory
    Liu, Qilie
    Li, Guangde
    Li, Yun
    Feng, Zhiyu
    International Journal of Digital Content Technology and its Applications, 2012, 6 (14) : 419 - 427
  • [26] Cache conscious data layout organization for conflict miss reduction in embedded multimedia applications
    Kulkarni, C
    Miranda, M
    Catthoor, F
    De Man, H
    IEEE TRANSACTIONS ON COMPUTERS, 2005, 54 (01) : 76 - 81
  • [27] Low-power data cache architecture by address range reconfiguration for multimedia applications
    Yang, Hoon-Mo
    Park, Gi-Ho
    Kim, Shin-Dug
    ADVANCES IN COMPUTER SYSTEMS ARCHITECTURE, PROCEEDINGS, 2006, 4186 : 574 - 580
  • [28] A multimedia database management system for medical data
    Stanescu, Liana
    Burdescu, Dumitru
    Brezovan, Marius
    Stoica, Cosmin
    SIGMAP 2007: PROCEEDINGS OF THE SECOND INTERNATIONAL CONFERENCE ON SIGNAL PROCESSING AND MULTIMEDIA APPLICATIONS, 2007, : 371 - +
  • [29] Multimedia data management in a highway information system
    Wang, Kelvin C.P.
    Li, Xuyang
    Computing in Civil Engineering (New York), 1996, : 607 - 612
  • [30] Multimedia data management in a highway information system
    Wang, KCP
    Li, XY
    COMPUTING IN CIVIL ENGINEERING, 1996, : 607 - 612