A novel low-energy half-select-free 9T SRAM cell based on CNTFETs with enhanced write performance

被引:0
|
作者
Nemati, Seyyed Hassan Hadi [1 ]
Eslami, Nima [1 ]
Moaiyeri, Mohammad Hossein [1 ]
机构
[1] Shahid Beheshti Univ, Fac Elect Engn, Tehran 1983963113, Iran
关键词
SRAM; Half-selected free; Low-Energy; Stability; CARBON NANOTUBE FETS; VIRTUAL-SOURCE MODEL;
D O I
10.1016/j.aeue.2024.155639
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This work proposes a novel 9 T SRAM cell based on carbon nanotube field-effect transistors (CNTFETs). The design features an innovative writing technique, leveraging a floating method to write a '1 ' into the cell, significantly enhancing writing ability. Including row and column-based control signals ensures that data in halfselected cells remains stable during operations. The read operation is optimized for energy efficiency using only a single CNTFET. The symmetric structure of the proposed design, utilizing four inverters and a single transistor for the read operation, minimizes the overall overhead compared to 9 T SRAM cells. The results demonstrate that the proposed design achieves a 24 % improvement in write stability and reduces overall energy consumption for both read and write operations compared to existing SRAM cell designs. The energy consumption of the proposed design during read and write operations is approximately 93.7 % and 30 % lower, respectively than that of the compared designs at a supply voltage of 0.6 V. Moreover, Monte Carlo simulations were performed to assess the practical performance of the proposed design, revealing that no failures occurred during any operations.
引用
收藏
页数:9
相关论文
共 45 条
  • [1] An Ultra Low Energy 9T Half-select-free Subthreshold SRAM Bitcell
    Banerjee, Arijit
    Calhoun, Benton H.
    2013 IEEE SOI-3D-SUBTHRESHOLD MICROELECTRONICS TECHNOLOGY UNIFIED CONFERENCE (S3S), 2013,
  • [2] A 9T high-stable and Low-Energy Half-Select-Free SRAM Cell Design using TMDFETs
    Abbasian, Erfan
    Birla, Shilpi
    Gholipour, Morteza
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2022, 112 (01) : 141 - 149
  • [3] A 9T high-stable and Low-Energy Half-Select-Free SRAM Cell Design using TMDFETs
    Erfan Abbasian
    Shilpi Birla
    Morteza Gholipour
    Analog Integrated Circuits and Signal Processing, 2022, 112 : 141 - 149
  • [4] Correction: A 9T high-stable and Low-Energy Half-Select-Free SRAM Cell Design using TMDFETs
    Erfan Abbasian
    Shilpi Birla
    Morteza Gholipour
    Analog Integrated Circuits and Signal Processing, 2022, 111 : 495 - 495
  • [5] Characterization of Half-Select Free Write Assist 9T SRAM Cell
    Pal, Soumitra
    Bose, Subhankar
    Ki, Wing-Hung
    Islam, Aminul
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2019, 66 (11) : 4745 - 4752
  • [6] A 9T high-stable and Low-Energy Half-Select-Free SRAM Cell Design using TMDFETs (Mar, 10.1007/s10470-022-02015-0, 2022)
    Abbasian, Erfan
    Birla, Shilpi
    Gholipour, Morteza
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2022, 111 (03) : 495 - 495
  • [7] Power-Gated 9T SRAM Cell for Low-Energy Operation
    Oh, TaeWoo
    Jeong, Hanwool
    Kang, Kyoman
    Park, Juhyun
    Yang, Younghwi
    Jung, Seong-Ook
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2017, 25 (03) : 1183 - 1187
  • [8] Half-Select-Free Low-Power Dynamic Loop-Cutting Write Assist SRAM Cell for Space Applications
    Pal, Soumitra
    Bose, Subhankar
    Ki, Wing-Hung
    Islam, Aminul
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2020, 67 (01) : 80 - 89
  • [9] Design of an ultralow power CNTFET based 9T SRAM with shared BL and half select free techniques
    Patel, Pramod Kumar
    Malik, Manzar
    Gupta, Tarun Kumar
    INTERNATIONAL JOURNAL OF NUMERICAL MODELLING-ELECTRONIC NETWORKS DEVICES AND FIELDS, 2019, 32 (02)
  • [10] A novel 9T SRAM architecture for low leakage and high performance
    Lorenzo, Rohit
    Chaudhury, Saurabh
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2017, 92 (02) : 315 - 325