Design of multi-FPGAs processor based system for remote sensing image high-speed compression

被引:0
|
作者
Xu, Xiaoshen [1 ]
Jiang, Hongxu [1 ]
Xiao, Chaosheng [1 ]
机构
[1] School of Computer Science and Engineering, Beijing University of Aeronautics and Astronautics, Beijing 100191, China
来源
Beijing Hangkong Hangtian Daxue Xuebao/Journal of Beijing University of Aeronautics and Astronautics | 2013年 / 39卷 / 03期
关键词
Integrated circuit design - Remote sensing - Efficiency - Image enhancement - Field programmable gate arrays (FPGA) - Parallel processing systems - System buses - Application programs - Image compression - Software reliability - Digital storage;
D O I
暂无
中图分类号
学科分类号
摘要
A design of multi-FPGAs for massive remote sensing image high-speed compression was proposed, which includes a hybrid multi-FPGAs based parallel processor architecture due to light coupling between modules and tight association of a single module; a compression mechanism for balanced data distribution and code stream ordered recycling, which improves parallel efficiency of isomorphic FPGAs and ensures correctness of image compression; a processor failure and link failure supported structure fault-tolerant model, which ensures the reliability of compression; a distributed external storage and high-speed serial bus based communication strategy among multi-FPGAs, which satisfies the communication requirements for massive remote sensing image high-speed compression. Experimental result shows: the parallel efficiency of a single processor achieves 93.5%. In this application system, result of hardware compression is consistent with that of software compression, its throughput reaches 1.6 Gbit/s or more and provides high reliability.
引用
收藏
页码:361 / 365
相关论文
共 50 条
  • [31] The design and implementation of a high-speed video image collecting system based on DSP technology
    Gao, J
    Tao, HJ
    Wen, Y
    ISTM/2005: 6th International Symposium on Test and Measurement, Vols 1-9, Conference Proceedings, 2005, : 6460 - 6464
  • [32] HIGH-SPEED IMAGE-PROCESSOR WORKS IN OPTICAL DOMAIN
    MORTENSEN, P
    LASER FOCUS WORLD, 1990, 26 (06): : 52 - &
  • [33] MICROPROGRAMMABLE HIGH-SPEED BIT SLICE IMAGE-PROCESSOR
    THOMAS, PE
    GLASS, RD
    PROCEEDINGS OF THE SOCIETY OF PHOTO-OPTICAL INSTRUMENTATION ENGINEERS, 1981, 298 : 155 - 164
  • [34] High-speed FPGA-based Design and Implementation of Text Search Processor
    Binh Kieu-Do-Nguyen
    Dang Tuan Kiet
    Trong-Thuc Hoang
    Inoue, Katsumi
    Usugi, Toshinori
    Odaka, Masanori
    Kameyama, Shuichi
    Cong-Kha Pham
    2022 INTERNATIONAL CONFERENCE ON IC DESIGN AND TECHNOLOGY (ICICDT), 2022, : 109 - 112
  • [35] A new high-speed image sensing technique based on an ordinary CCD
    He Guotian
    Wang Xiangzhao
    Li Dailin
    Hu Jianmin
    27TH INTERNATIONAL CONGRESS ON HIGH SPEED PHOTOGRAPHY AND PHOTONICS, PRTS 1-3, 2007, 6279
  • [36] Construction of multi-directional high-speed imaging system using a streak camera and image compression method
    Nagai, Shinichiro
    Yamazaki, Kensho
    Tsumori, Masahiro
    Takahashi, Yusuke
    Harakawa, Ryosuke
    Takahashi, Kazumasa
    Sasaki, Toru
    Kikuchi, Takashi
    Iwahashi, Masahiro
    HIGH ENERGY DENSITY PHYSICS, 2020, 37
  • [38] High-speed multi-parameter sensing system based on wireless passive SAW tags
    Feng, Yan
    Zhang, Yue
    Gao, Feng
    Zhang, Jikai
    Ding, Qingchen
    Dong, Shurong
    Jin, Hao
    Xuan, Weipeng
    Luo, Jikui
    MEASUREMENT SCIENCE AND TECHNOLOGY, 2024, 35 (10)
  • [39] High-speed VLSI design of the LZ-based data compression
    Chen, CT
    Cheni, LG
    ISCAS '97 - PROCEEDINGS OF 1997 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS I - IV: CIRCUITS AND SYSTEMS IN THE INFORMATION AGE, 1997, : 2064 - 2067
  • [40] VLSI design for high-speed LZ-based data compression
    Chen, JM
    Wei, CH
    IEE PROCEEDINGS-CIRCUITS DEVICES AND SYSTEMS, 1999, 146 (05): : 268 - 278