Key technology of invalid block management in NAND flash-based image recorder system

被引:0
|
作者
Xu, Yonggang [1 ,2 ]
Ren, Guoqiang [1 ]
Wu, Qinzhang [1 ]
Zhang, Feng [1 ,2 ]
机构
[1] Institute of Optics and Electronics, Chinese Academy of Sciences, Chengdu 610209, China
[2] Graduate University of the Chinese Academy of Sciences, Beijing 100049, China
关键词
Memory architecture - NAND circuits - Clocks - Speed;
D O I
暂无
中图分类号
学科分类号
摘要
A high-efficiency invalid block management scheme in high-speed and large-capacity image recorder system based on NAND flash was presented. In order to solve the problems of invalid block table's fast search and reliable store, an invalid block information fast search architecture based on bit index was proposed. An invalid block pre-matching mechanism based on glide window was proposed to solve the problem of invalid block's fast matching. In consideration of the disadvantage that burst invalid block would decrease write speed, a lag copy back mechanism was presented. All architectures were implemented in FPGA in form of hardware. The results show that it only takes 2 clock periods to search 8 invalid block information, pre-matching and generating right physical address operations are no clock delay, write speed is not affected by burst invalid block, copy back takes only 22.28036 ms under extremity situation, consecutive write speed is up to 848.65 MB/s, consecutive read speed is up to 1265.5 MB/s, and consecutive erase speed is up to 9120.245 MB/s, the storage capacity is 160 GB, reserved capacity for invalid block management is 8 GB and ECC ability is 1 bit/512 B.
引用
收藏
页码:1101 / 1106
相关论文
共 50 条
  • [31] Research on Endurance Evaluation for NAND Flash-based Solid State Drive
    Yang Xiaoshan
    Zhu Ligu
    Zhang Qicong
    2017 16TH IEEE/ACIS INTERNATIONAL CONFERENCE ON COMPUTER AND INFORMATION SCIENCE (ICIS 2017), 2017, : 523 - 526
  • [32] Design and implementation of MLC NAND flash-based DBMS for mobile devices
    Lee, Ki Yong
    Kim, Hyojun
    Woo, Kyoung-Gu
    Chung, Yon Dohn
    Kim, Myoung Ho
    JOURNAL OF SYSTEMS AND SOFTWARE, 2009, 82 (09) : 1447 - 1458
  • [33] NAND Flash-Based Digital Fingerprinting for Robust and Secure Hardware Authentication
    Hasan, Kamrul
    Tehranipoor, Sara
    Karimian, Nima
    Vasudeva, Surbhi
    2024 25TH INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN, ISQED 2024, 2024,
  • [34] NAND Flash-based storage devices for high reliability in automotive applications
    Electronics World, 2022, 127 (2022): : 30 - 32
  • [35] CalmWPC: A buffer management to calm down write performance cliff for NAND flash-based storage systems
    Sun, Hui
    Chen, Guodong
    Huang, Jianzhong
    Qin, Xiao
    Shi, Weisong
    FUTURE GENERATION COMPUTER SYSTEMS-THE INTERNATIONAL JOURNAL OF ESCIENCE, 2019, 90 (461-476): : 461 - 476
  • [36] TreeFTL: An Efficient Workload-Adaptive Algorithm for RAM Buffer Management of NAND Flash-Based Devices
    Wang, Chundong
    Wong, Weng-Fai
    IEEE TRANSACTIONS ON COMPUTERS, 2016, 65 (08) : 2618 - 2630
  • [37] Random data-aware flash translation layer for NAND flash-based smart devices
    Se Jin Kwon
    Hyung-Ju Cho
    Sungsoo Kim
    Tae-Sun Chung
    The Journal of Supercomputing, 2013, 66 : 81 - 93
  • [38] BER-Based Wear Leveling and Bad Block Management for NAND Flash
    Peleato, Borja
    Tabrizi, Haleh
    Agarwal, Rajiv
    Ferreira, Jeffrey
    2015 IEEE INTERNATIONAL CONFERENCE ON COMMUNICATIONS (ICC), 2015, : 295 - 300
  • [39] Random data-aware flash translation layer for NAND flash-based smart devices
    Kwon, Se Jin
    Cho, Hyung-Ju
    Kim, Sungsoo
    Chung, Tae-Sun
    JOURNAL OF SUPERCOMPUTING, 2013, 66 (01): : 81 - 93
  • [40] An FTL-Aware Host System Alleviating Severe Long Latency of NAND Flash-based Storage
    Kim, Jung-Hoon
    2021 IEEE 27TH INTERNATIONAL CONFERENCE ON EMBEDDED AND REAL-TIME COMPUTING SYSTEMS AND APPLICATIONS (RTCSA 2021), 2021, : 189 - 194