Efficient self-test design for adders in VLSI

被引:0
|
作者
School of Automation Engineering, University of Electronic Science and Technology of China, Chengdu 610054, China [1 ]
不详 [2 ]
机构
来源
Jisuanji Fuzhu Sheji Yu Tuxingxue Xuebao | 2007年 / 11卷 / 1465-1470期
关键词
D O I
暂无
中图分类号
学科分类号
摘要
A self-test scheme, under which all test patterns for adder under test in VLSI are produced by the adder self, is presented based on arithmetic additive generator. The patterns are improved with their optimized initial value, and the fault detection and location capabilities are enhanced. The adder self-test is designed with such operations as left shift, logic AND for the test patterns, and so on. Experiments of the self-test for 8-bit, 16-bit, 32-bit ripple carry adder and carry look-ahead adder are performed respectively. And the results show that for the adders with single and couple stuck-at faults, the self-test can implement complete test, and the Fault location rates are up to as high as 95.570% and 72.656% respectively. The self-test scheme can perform at-speed test and has no degradation of the original circuit performance, and the test time is independent of adder length.
引用
收藏
相关论文
共 50 条
  • [31] DBIST: DYNAMIC BUILT-IN SELF-TEST, DESIGN AND ANALYSIS
    Naraghi, Bahareh
    Soltani, Afsoon
    Nasrabadi, Neda Bazdar
    IIOAB JOURNAL, 2016, 7 : 7 - 16
  • [32] Design for testability of software-based self-test for processors
    Nakazato, Masato
    Ohtake, Satoshi
    Inoue, Michiko
    Fujiwara, Hideo
    PROCEEDINGS OF THE 15TH ASIAN TEST SYMPOSIUM, 2006, : 375 - +
  • [33] Design automation tools for built-in self-test implementations
    Tungate, S
    He, P
    Seshadri, S
    Stroud, C
    Sullivan, M
    Damarla, TR
    AUTOTESTCON '96 - THE SYSTEM READINESS TECHNOLOGY CONFERENCE: TEST TECHNOLOGY AND COMMERCIALIZATION, CONFERENCE RECORD, 1996, : 113 - 119
  • [34] CMOS STUCK-OPEN SELF-TEST FOR AN OPTIMAL-TIME VLSI-MULTIPLIER
    BECKER, B
    SOUKUP, H
    MICROPROCESSING AND MICROPROGRAMMING, 1987, 20 (1-3): : 153 - 157
  • [35] Efficient Functional In-Field Self-Test for Deep Learning Accelerators
    He, Yi
    Uezono, Takumi
    Li, Yanjing
    2021 IEEE INTERNATIONAL TEST CONFERENCE (ITC 2021), 2021, : 93 - 102
  • [36] Resonant accelerometer with self-test
    Aikele, M
    Bauer, K
    Ficker, W
    Neubauer, F
    Prechtel, U
    Schalk, J
    Seidel, H
    SENSORS AND ACTUATORS A-PHYSICAL, 2001, 92 (1-3) : 161 - 167
  • [37] Built-in self-test
    Zorian, Y
    MICROELECTRONIC ENGINEERING, 1999, 49 (1-2) : 135 - 138
  • [38] CHIP SELF-TEST IS THE PROBLEM
    LYMAN, J
    ELECTRONICS, 1983, 56 (20): : 106 - &
  • [39] SINUS RADIOGRAPHY SELF-TEST
    HARNER, SG
    POSTGRADUATE MEDICINE, 1981, 70 (05) : 118 - 120
  • [40] ANATOMY SELF-TEST - THE KIDNEYS
    VANMETER, M
    RN MAGAZINE, 1983, 46 (07): : 55 - 56