Efficient self-test design for adders in VLSI

被引:0
|
作者
School of Automation Engineering, University of Electronic Science and Technology of China, Chengdu 610054, China [1 ]
不详 [2 ]
机构
来源
Jisuanji Fuzhu Sheji Yu Tuxingxue Xuebao | 2007年 / 11卷 / 1465-1470期
关键词
D O I
暂无
中图分类号
学科分类号
摘要
A self-test scheme, under which all test patterns for adder under test in VLSI are produced by the adder self, is presented based on arithmetic additive generator. The patterns are improved with their optimized initial value, and the fault detection and location capabilities are enhanced. The adder self-test is designed with such operations as left shift, logic AND for the test patterns, and so on. Experiments of the self-test for 8-bit, 16-bit, 32-bit ripple carry adder and carry look-ahead adder are performed respectively. And the results show that for the adders with single and couple stuck-at faults, the self-test can implement complete test, and the Fault location rates are up to as high as 95.570% and 72.656% respectively. The self-test scheme can perform at-speed test and has no degradation of the original circuit performance, and the test time is independent of adder length.
引用
收藏
相关论文
共 50 条
  • [21] BUILT-IN SELF-TEST DESIGN OF SEMICONDUCTOR MEMORY
    RAJASHEKHARA, TN
    INTERNATIONAL JOURNAL OF ELECTRONICS, 1991, 70 (03) : 645 - 649
  • [22] CELLULAR AUTOMATA-BASED BUILT-IN SELF-TEST STRUCTURES FOR VLSI SYSTEMS
    TSALIDES, P
    ELECTRONICS LETTERS, 1990, 26 (17) : 1350 - 1352
  • [23] THE CHALLENGES OF SELF-TEST
    SCHNEIDER, B
    BENNETTS, B
    COURTOIS, B
    MAUNDER, C
    MUCHA, J
    POOL, F
    ROBINSON, G
    WILLIAMS, T
    IEEE DESIGN & TEST OF COMPUTERS, 1990, 7 (01): : 46 - 54
  • [24] CIRCULAR SELF-TEST PATH - A LOW-COST BIST TECHNIQUE FOR VLSI CIRCUITS
    KRASNIEWSKI, A
    PILARSKI, S
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 1989, 8 (01) : 46 - 55
  • [25] On the design of efficient modular adders
    Vergos, HT
    Efstathiou, C
    JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2005, 14 (05) : 965 - 972
  • [26] FPGA Based Design of Hierarchical Self-Test for Surveillance System
    AdeshPanwar
    Kumar, Satish
    Singh, Jitesh Kumar
    2017 2ND IEEE INTERNATIONAL CONFERENCE ON RECENT TRENDS IN ELECTRONICS, INFORMATION & COMMUNICATION TECHNOLOGY (RTEICT), 2017, : 405 - 408
  • [27] Design and self-test for switched-current building blocks
    Olbrich, T
    Richardson, A
    IEEE DESIGN & TEST OF COMPUTERS, 1996, 13 (02): : 10 - 17
  • [28] Self-Test and Self-Aware
    Davidson, Scott
    IEEE DESIGN & TEST, 2018, 35 (05) : 80 - 80
  • [29] Design of the self-test ability on the versatile electronic equipment auto test system
    Tian Xuguang
    Cai Jinyan
    Chen Zefeng
    ISTM/2007: 7TH INTERNATIONAL SYMPOSIUM ON TEST AND MEASUREMENT, VOLS 1-7, CONFERENCE PROCEEDINGS, 2007, : 4672 - 4675
  • [30] Design and self-test for switched-current building blocks
    Olbrich, Thomas
    Richardson, Andrew
    1996, IEEE, Los Alamitos, CA, United States (13):