A Hardware Accelerator for Contour Tracing in Real-Time Imaging

被引:0
|
作者
Gupta, Sonal [1 ]
Goel, Shubh [1 ]
Kumar, Ayush [1 ]
Kar, Subrat [1 ]
机构
[1] IIT Delhi, Dept Elect Engn, New Delhi 110016, India
关键词
Accelerated contour tracing; field-programmable gate array (FPGA); graphics processing unit (GPU); image processing; multiprocessors; parallel algorithms; parallel processing array; torus; ALGORITHM;
D O I
10.1109/JSEN.2024.3432129
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Contour tracing is a critical technique in image analysis and computer vision, with applications in medical imaging, big data analytics, machine learning, and robotics. We introduce a novel hardware accelerator based on the adapted and segmented (AnS) vertex following (VF) and run-data-based-following (RDBF) families of fast contour tracing algorithms implemented on the Zynq-7000 field-programmable gate array (FPGA) platform. Our algorithmic implementation utilizing a mesh-interconnected multiprocessor architecture is at least 55x faster than the existing implementations. With input-output overheads, it is up to 12.5x faster. Our hardware accelerator for contour tracing is benchmarked on mesh-interconnected hardware, all three families of contour tracing algorithms, and a random image from the Imagenet database. Our implementation is, thus, faster for FPGA, application-specific integrated circuit (ASIC), graphics processing unit (GPU), and supercomputer hardware in comparison to the central processing unit (CPU)-GPU collaborative approach and offers a better solution for those systems where the input-output overheads can be minimized, such as parallel processing arrays and mesh-connected sensor networks.
引用
收藏
页码:29156 / 29166
页数:11
相关论文
共 50 条
  • [31] Real-time pre-processing system with hardware accelerator for mobile core networks
    Cheng, Mian
    Su, Jin-shu
    Xu, Jing
    FRONTIERS OF INFORMATION TECHNOLOGY & ELECTRONIC ENGINEERING, 2017, 18 (11) : 1720 - 1731
  • [32] FPGA Accelerator for Real-Time Non-Line-of-Sight Imaging
    Liao, Zhengpeng
    Jiang, Deyang
    Liu, Xiaochun
    Velten, Andreas
    Ha, Yajun
    Lou, Xin
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2022, 69 (02) : 721 - 734
  • [33] Lineage Tracing and Molecular Real-Time Imaging of Cancer Stem Cells
    Jia, Xiaohua
    Shen, Guodong
    Jia, Jia
    Zhang, Yan
    Zhang, Dan
    Li, Wanjun
    Zhang, Jianjun
    Huang, Xinglu
    Tian, Jie
    BIOSENSORS-BASEL, 2022, 12 (09):
  • [34] Real-time automatic moving object extraction and tracing based on improved active contour model
    Geng, YC
    Liu, YX
    Goto, S
    Ikenaga, T
    ISPACS 2005: PROCEEDINGS OF THE 2005 INTERNATIONAL SYMPOSIUM ON INTELLIGENT SIGNAL PROCESSING AND COMMUNICATION SYSTEMS, 2005, : 149 - 152
  • [35] A Hardware Accelerator for Tracing Garbage Collection
    Maas, Martin
    Asanovic, Krste
    Kubiatowicz, John
    IEEE MICRO, 2019, 39 (03) : 38 - 46
  • [36] A Hardware Accelerator for Tracing Garbage Collection
    Maas, Martin
    Asanovic, Krste
    Kubiatowicz, John
    2018 ACM/IEEE 45TH ANNUAL INTERNATIONAL SYMPOSIUM ON COMPUTER ARCHITECTURE (ISCA), 2018, : 138 - 151
  • [37] A hardware system for real-time decoding of in vivo calcium imaging data
    Blair, Garrett J.
    Guo, Changliang
    Zhou, Jim
    Romero-Sosa, Juan-Luis
    Izquierdo, Alicia
    Golshani, Peyman
    Cong, Jason
    Aharoni, Daniel
    Blair, Hugh T.
    Bathellier, Brice
    ELIFE, 2023, 12
  • [38] Real-time Hyperspectral Imaging in Hardware via Trained Metasurface Encoders
    Makarenko, Maksim
    Burguete-Lopez, Arturo
    Wang, Qizhou
    Getman, Fedor
    Giancola, Silvio
    Ghanem, Bernard
    Fratalocchi, Andrea
    2022 IEEE/CVF CONFERENCE ON COMPUTER VISION AND PATTERN RECOGNITION (CVPR), 2022, : 12682 - 12692
  • [39] On real-time contour error estimation for contour following tasks
    Cheng, MY
    Lee, CC
    2005 IEEE/ASME INTERNATIONAL CONFERENCE ON ADVANCED INTELLIGENT MECHATRONICS, VOLS 1 AND 2, 2005, : 1047 - 1052
  • [40] Real-Time Fixed-Point Hardware Accelerator of Convolutional Neural Network on FPGA Based
    Ozkilbac, Bahadir
    Ozbek, Ibrahim Yucel
    Karacali, Tevhit
    5TH INTERNATIONAL CONFERENCE ON COMPUTING AND INFORMATICS (ICCI 2022), 2022, : 1 - 5