A Hardware Accelerator for Contour Tracing in Real-Time Imaging

被引:0
|
作者
Gupta, Sonal [1 ]
Goel, Shubh [1 ]
Kumar, Ayush [1 ]
Kar, Subrat [1 ]
机构
[1] IIT Delhi, Dept Elect Engn, New Delhi 110016, India
关键词
Accelerated contour tracing; field-programmable gate array (FPGA); graphics processing unit (GPU); image processing; multiprocessors; parallel algorithms; parallel processing array; torus; ALGORITHM;
D O I
10.1109/JSEN.2024.3432129
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Contour tracing is a critical technique in image analysis and computer vision, with applications in medical imaging, big data analytics, machine learning, and robotics. We introduce a novel hardware accelerator based on the adapted and segmented (AnS) vertex following (VF) and run-data-based-following (RDBF) families of fast contour tracing algorithms implemented on the Zynq-7000 field-programmable gate array (FPGA) platform. Our algorithmic implementation utilizing a mesh-interconnected multiprocessor architecture is at least 55x faster than the existing implementations. With input-output overheads, it is up to 12.5x faster. Our hardware accelerator for contour tracing is benchmarked on mesh-interconnected hardware, all three families of contour tracing algorithms, and a random image from the Imagenet database. Our implementation is, thus, faster for FPGA, application-specific integrated circuit (ASIC), graphics processing unit (GPU), and supercomputer hardware in comparison to the central processing unit (CPU)-GPU collaborative approach and offers a better solution for those systems where the input-output overheads can be minimized, such as parallel processing arrays and mesh-connected sensor networks.
引用
收藏
页码:29156 / 29166
页数:11
相关论文
共 50 条
  • [21] EXTRACTION OF TONGUE CONTOUR IN REAL-TIME MAGNETIC RESONANCE IMAGING SEQUENCES
    Zhang, Dawei
    Yang, Minghao
    Tao, Jianhua
    Wang, Yang
    Liu, Bin
    Bukhari, Danish
    2016 IEEE INTERNATIONAL CONFERENCE ON ACOUSTICS, SPEECH AND SIGNAL PROCESSING PROCEEDINGS, 2016, : 937 - 941
  • [22] REAL-TIME HARDWARE AND APPLICATIONS
    KARJALAINEN, J
    MICROPROCESSING AND MICROPROGRAMMING, 1989, 27 (1-5): : 231 - 231
  • [23] Architecture of RETE network hardware accelerator for real-time context-aware system
    Lee, Seung Wook
    Kim, Jong Tae
    Wang, Hongmoon
    Bae, Dae Jin
    Lee, Keon Myung
    Lee, Jee Hyung
    Jeon, Jae Wook
    KNOWLEDGE-BASED INTELLIGENT INFORMATION AND ENGINEERING SYSTEMS, PT 1, PROCEEDINGS, 2006, 4251 : 401 - 408
  • [24] A hardware accelerator to support deep learning processor units in real-time image processing
    Cittadini, Edoardo
    Marinoni, Mauro
    Buttazzo, Giorgio
    ENGINEERING APPLICATIONS OF ARTIFICIAL INTELLIGENCE, 2025, 145
  • [25] High-speed Hardware Accelerator for Trace Decoding in Real-Time Program Monitoring
    Hoppe, Augusto
    Becker, Juergen
    Kastensmidt, Fernanda Lima
    2021 IEEE 12TH LATIN AMERICA SYMPOSIUM ON CIRCUITS AND SYSTEM (LASCAS), 2021,
  • [26] Real-Time Stereo Vision Hardware Accelerator: Fusion of SAD and Adaptive Census Algorithm
    Yang, Zhenhao
    Liang, Yong
    Lin, Daoqian
    Li, Jie
    Chen, Zetao
    Li, Xinhai
    IEEE ACCESS, 2024, 12 : 154975 - 154989
  • [27] ISMatch: A real-time hardware accelerator for inexact string matching of DNA sequences on FPGA
    Marchisio, Alberto
    Teodonio, Federico
    Rizzi, Antonello
    Shafique, Muhammad
    MICROPROCESSORS AND MICROSYSTEMS, 2023, 97
  • [28] A real-time SVM-based hardware accelerator for hyperspectral images classification in FPGA
    Martins, Lucas Amilton
    Viel, Felipe
    Seman, Laio Oriel
    Bezerra, Eduardo Augusto
    Zeferino, Cesar Albenes
    MICROPROCESSORS AND MICROSYSTEMS, 2024, 104
  • [29] High-Performance SIFT Hardware Accelerator for Real-Time Image Feature Extraction
    Huang, Feng-Cheng
    Huang, Shi-Yu
    Ker, Ji-Wei
    Chen, Yung-Chang
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS FOR VIDEO TECHNOLOGY, 2012, 22 (03) : 340 - 351
  • [30] Real-time pre-processing system with hardware accelerator for mobile core networks
    Mian Cheng
    Jin-shu Su
    Jing Xu
    Frontiers of Information Technology & Electronic Engineering, 2017, 18 : 1720 - 1731