A Hardware Accelerator for Contour Tracing in Real-Time Imaging

被引:0
|
作者
Gupta, Sonal [1 ]
Goel, Shubh [1 ]
Kumar, Ayush [1 ]
Kar, Subrat [1 ]
机构
[1] IIT Delhi, Dept Elect Engn, New Delhi 110016, India
关键词
Accelerated contour tracing; field-programmable gate array (FPGA); graphics processing unit (GPU); image processing; multiprocessors; parallel algorithms; parallel processing array; torus; ALGORITHM;
D O I
10.1109/JSEN.2024.3432129
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Contour tracing is a critical technique in image analysis and computer vision, with applications in medical imaging, big data analytics, machine learning, and robotics. We introduce a novel hardware accelerator based on the adapted and segmented (AnS) vertex following (VF) and run-data-based-following (RDBF) families of fast contour tracing algorithms implemented on the Zynq-7000 field-programmable gate array (FPGA) platform. Our algorithmic implementation utilizing a mesh-interconnected multiprocessor architecture is at least 55x faster than the existing implementations. With input-output overheads, it is up to 12.5x faster. Our hardware accelerator for contour tracing is benchmarked on mesh-interconnected hardware, all three families of contour tracing algorithms, and a random image from the Imagenet database. Our implementation is, thus, faster for FPGA, application-specific integrated circuit (ASIC), graphics processing unit (GPU), and supercomputer hardware in comparison to the central processing unit (CPU)-GPU collaborative approach and offers a better solution for those systems where the input-output overheads can be minimized, such as parallel processing arrays and mesh-connected sensor networks.
引用
收藏
页码:29156 / 29166
页数:11
相关论文
共 50 条
  • [1] A real-time implementation of chaotic contour tracing and filling of video objects on reconfigurable hardware
    Ratnayake, Kumara
    Amer, Aishy
    2007 IEEE INTERNATIONAL CONFERENCE ON SYSTEMS, MAN AND CYBERNETICS, VOLS 1-8, 2007, : 2897 - 2902
  • [2] Hardware Accelerator for Real-Time Image Resizing
    Gour, Pranav Narayan
    Narumanchi, Sujay
    Saurav, Sumeet
    Singh, Sanjay
    18TH INTERNATIONAL SYMPOSIUM ON VLSI DESIGN AND TEST, 2014,
  • [3] Implementation of a Hardware Accelerator for a Real-time Encryption System
    Shaher, Islam Mohamed
    Mahmoud, Moustafa
    Ibrahim, Hassan
    Ali, Moustafa
    Mostafa, Hassan
    2020 IEEE 63RD INTERNATIONAL MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS (MWSCAS), 2020, : 627 - 630
  • [4] CNN Hardware Accelerator for Real-Time Bearing Fault Diagnosis
    Chung, Ching-Che
    Liang, Yu-Pei
    Jiang, Hong-Jin
    SENSORS, 2023, 23 (13)
  • [5] Real-time Ray Tracing for Cardiothoracic Imaging
    Yoon, Soon Ho
    Goo, Hyun Woo
    RADIOLOGY-CARDIOTHORACIC IMAGING, 2023, 5 (04):
  • [6] A virtual memory architecture for real-time ray tracing hardware
    Schmittler, J
    Leidinger, A
    Slusallek, P
    COMPUTERS & GRAPHICS-UK, 2003, 27 (05): : 693 - 699
  • [7] TRaX: A Multicore Hardware Architecture for Real-Time Ray Tracing
    Spjut, Josef
    Kensler, Andrew
    Kopta, Daniel
    Brunvand, Erik
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2009, 28 (12) : 1802 - 1815
  • [8] Hardware Architectures for Real-Time Medical Imaging
    Alcain, Eduardo
    Fernandez, Pedro R.
    Nieto, Ruben
    Montemayor, Antonio S.
    Vilas, Jaime
    Galiana-Bordera, Adrian
    Martinez-Girones, Pedro Miguel
    Prieto-de-la-Lastra, Carmen
    Rodriguez-Vila, Borja
    Bonet, Marina
    Rodriguez-Sanchez, Cristina
    Yahyaoui, Imene
    Malpica, Norberto
    Borromeo, Susana
    Machado, Felipe
    Torrado-Carvajal, Angel
    ELECTRONICS, 2021, 10 (24)
  • [9] A hardware accelerator for real-time extraction of the linear-time MSER algorithm
    20162402482937
    (1) Department of Electrical and Computer Engineering, Khalifa University, Abu Dhabi, United Arab Emirates, 1600, IEEE Industrial Electonics Society (IES) (Institute of Electrical and Electronics Engineers Inc., United States):
  • [10] A Hardware Accelerator For Real-Time Extraction of The Linear-Time MSER Algorithm
    Alyammahi, Sohailah
    Salahat, Ehab
    Saleh, Hani
    Sluzek, Andrzej
    IECON 2015 - 41ST ANNUAL CONFERENCE OF THE IEEE INDUSTRIAL ELECTRONICS SOCIETY, 2015, : 65 - +