A low power low phase noise wide frequency range PLL

被引:1
|
作者
Li, Tiehu [1 ]
Guo, Chaodong [1 ]
Zhang, Wei [1 ]
Huang, Jintao [1 ]
Zeng, Jun [1 ]
Zhang, Jun-an [1 ]
机构
[1] Chongqing Univ Technol, Sch Artificial Intelligence, Chongqing, Peoples R China
关键词
Adjustable phase reset delay chain; Programmable low-mismatch charge pump; Dual-symmetric CMOS cross-coupled VCO pair; CHARGE-PUMP; OPTIMIZATION; VCO;
D O I
10.1016/j.mejo.2024.106441
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper presents a low-noise, low-power, wide output frequency range phase-locked loop (PLL) for WLAN/WiFi transceivers. By employing a dual-symmetric CMOS cross-coupled pair differential inductor voltage-controlled oscillator (VCO), the design achieves low phase noise. In addition, an improved phase frequency detector (PFD) and a programmable low-mismatch charge pump (CP) with feedback compensation bias control are used to mitigate bandwidth and noise variations caused by different reference frequencies. The improved charge pump PLL (CPPLL) is designed in 65 nm CMOS process, and the chip layout occupies an area of 0.28 mm2. Post-layout simulation results indicate that the PLL has a tuning range of 4.6 GHz to 6 GHz, a phase noise of 111.7 dBc/Hz at 1 MHz offset at 5 GHz, a total power consumption of 7.14 mW, and a lock time of about 9 mu s.
引用
收藏
页数:10
相关论文
共 50 条
  • [31] An Improved Low Phase Noise LC-VCO with Wide Frequency Tuning Range Used in CPPLL
    Wang, Xiaofeng
    Wang, Zhiyu
    Li, Haoming
    Tian, Rongqian
    Liu, Jiarui
    Yu, Faxin
    INFORMACIJE MIDEM-JOURNAL OF MICROELECTRONICS ELECTRONIC COMPONENTS AND MATERIALS, 2017, 47 (04): : 247 - 253
  • [32] Low Phase-Noise and Wide Tuning-Range CMOS Differential VCO for Frequency ΔΣ Modulator
    Cao, Tuan Vu
    Wisland, Dag T.
    Lande, Tor Sverre
    Moradi, Farshad
    2009 IEEE COMPUTER SOCIETY ANNUAL SYMPOSIUM ON VLSI, 2009, : 13 - 18
  • [33] Wide range-low jitter PLL design for serializer
    Ravia, Jaydip K.
    Shah, Mihir V.
    Gupta, Harishanker
    Mehta, Sanjeev
    Chowdhury, Arup Roy
    MICROSYSTEM TECHNOLOGIES-MICRO-AND NANOSYSTEMS-INFORMATION STORAGE AND PROCESSING SYSTEMS, 2017, 23 (03): : 583 - 591
  • [34] A Low phase noise, wide range QVCO for MICS, and ISM applications
    Haghighi, Nima
    Raahemifar, Kaamran
    53RD IEEE INTERNATIONAL MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS, 2010, : 549 - 553
  • [35] Wide range-low jitter PLL design for serializer
    Jaydip K. Ravia
    Mihir V. Shah
    Harishanker Gupta
    Sanjeev Mehta
    Arup Roy Chowdhury
    Microsystem Technologies, 2017, 23 : 583 - 591
  • [36] A 24GHz Low Power and Low Phase Noise PLL Frequency Synthesizer with Constant KVCO for 60GHz Wireless Applications
    Luo, Jun
    Zhang, Lei
    Zhang, Li
    Wang, Yan
    Yu, Zhiping
    2015 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2015, : 2840 - 2843
  • [37] A Low Noise, Low Power, Wide Range Programmable Output Reference Buffer for Sensor Applications
    Thota, Prudhvi Raj
    Wadagavi, Kiran
    Rakesh, Namani
    Bhat, Sumit
    Santra, Abirmoya
    2020 33RD INTERNATIONAL CONFERENCE ON VLSI DESIGN AND 2020 19TH INTERNATIONAL CONFERENCE ON EMBEDDED SYSTEMS (VLSID), 2020, : 161 - 164
  • [38] A 24GHz Low Phase Noise Voltage-Controlled Oscillator with Wide Tuning-Range and Low Power
    Yang Dongxu
    Wang Hongrui
    Zeng Dajie
    Zhang Li
    Zhang Lei
    Yu Zhiping
    CHINESE JOURNAL OF ELECTRONICS, 2012, 21 (01): : 17 - 21
  • [39] Design and analysis of the S-band PLL frequency synthesizer with low phase noise
    Ma, Haihong
    Tang, Xiaohong
    Xiao, Fei
    Tan, Chizhou
    2005 ASIA-PACIFIC MICROWAVE CONFERENCE PROCEEDINGS, VOLS 1-5, 2005, : 1577 - 1580
  • [40] A LOW POWER, LOW PHASE NOISE WIDE TUNING LC VCO WITH VARACTOR BANK
    Singh, Shephali
    Gurjar, R. C.
    2017 INTERNATIONAL CONFERENCE ON RECENT INNOVATIONS IN SIGNAL PROCESSING AND EMBEDDED SYSTEMS (RISE), 2017, : 413 - 417