A low power low phase noise wide frequency range PLL

被引:1
|
作者
Li, Tiehu [1 ]
Guo, Chaodong [1 ]
Zhang, Wei [1 ]
Huang, Jintao [1 ]
Zeng, Jun [1 ]
Zhang, Jun-an [1 ]
机构
[1] Chongqing Univ Technol, Sch Artificial Intelligence, Chongqing, Peoples R China
关键词
Adjustable phase reset delay chain; Programmable low-mismatch charge pump; Dual-symmetric CMOS cross-coupled VCO pair; CHARGE-PUMP; OPTIMIZATION; VCO;
D O I
10.1016/j.mejo.2024.106441
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper presents a low-noise, low-power, wide output frequency range phase-locked loop (PLL) for WLAN/WiFi transceivers. By employing a dual-symmetric CMOS cross-coupled pair differential inductor voltage-controlled oscillator (VCO), the design achieves low phase noise. In addition, an improved phase frequency detector (PFD) and a programmable low-mismatch charge pump (CP) with feedback compensation bias control are used to mitigate bandwidth and noise variations caused by different reference frequencies. The improved charge pump PLL (CPPLL) is designed in 65 nm CMOS process, and the chip layout occupies an area of 0.28 mm2. Post-layout simulation results indicate that the PLL has a tuning range of 4.6 GHz to 6 GHz, a phase noise of 111.7 dBc/Hz at 1 MHz offset at 5 GHz, a total power consumption of 7.14 mW, and a lock time of about 9 mu s.
引用
收藏
页数:10
相关论文
共 50 条
  • [21] A Low-Phase-Noise Digital Bang-Bang PLL with Fast Lock Over a Wide Lock Range
    Bertulessi, Luca
    Grimaldi, Luigi
    Cherniak, Dmytro
    Samori, Carlo
    Levantino, Salvatore
    2018 IEEE INTERNATIONAL SOLID-STATE CIRCUITS CONFERENCE - (ISSCC), 2018, : 252 - +
  • [22] Ultra-Low Power Hybrid PLL Frequency Synthesizer with Lock Check Provisioning Efficient Phase Noise
    Metange, P. N.
    Khanchandani, K. B.
    JOURNAL OF INFORMATION SCIENCE AND ENGINEERING, 2019, 35 (06) : 1175 - 1191
  • [23] PLL frequency synthesizer for low power consumption
    Sumi, Y
    Syoubu, K
    Tsuda, K
    Obote, S
    Fukui, Y
    IEICE TRANSACTIONS ON FUNDAMENTALS OF ELECTRONICS COMMUNICATIONS AND COMPUTER SCIENCES, 1997, E80A (03) : 461 - 465
  • [24] Wide frequency range (30M-1GHz) low noise figure, low power, active CMOS mixer
    El-Shewekh, E
    El-Saba, M
    ICM 2003: PROCEEDINGS OF THE 15TH INTERNATIONAL CONFERENCE ON MICROELECTRONICS, 2003, : 160 - 163
  • [25] A LOW POWER LOW NOISE CURRENT STARVED CMOS VCO FOR PLL
    Saw, Suraj Kumar
    Nath, Vijay
    2015 INTERNATIONAL CONFERENCE ON COMPUTING, COMMUNICATION & AUTOMATION (ICCCA), 2015, : 1252 - 1255
  • [26] Low-Phase-Noise Wide-Frequency-Range Ring-VCO-Based Scalable PLL with Subharmonic Injection Locking in 0.18 μm CMOS
    Lee, Sang Yeop
    Amakawa, Shuhei
    Ishihara, Noboru
    Masu, Kazuya
    2010 IEEE MTT-S INTERNATIONAL MICROWAVE SYMPOSIUM DIGEST (MTT), 2010, : 1178 - 1181
  • [27] Design of a Preamplifier for Capacitive Sensors With Wide Low-Frequency Range and Low Drift Noise
    Nakamura, Tetsuo
    Kurihara, Yosuke
    Watanabe, Kajiro
    Terada, Masahide
    IEEE SENSORS JOURNAL, 2012, 12 (02) : 378 - 383
  • [28] A 6.6 mW 1.25-2.25 GHz low phase noise PLL frequency synthesizer based on wide tuning range Class-C VCO
    Lin, Jianfu
    Song, Zheng
    Wei, Meng
    Chi, Baoyong
    MICROELECTRONICS JOURNAL, 2017, 66 : 119 - 127
  • [29] A Low Phase-noise Low-power PLL in 0.13-μm CMOS for Low Voltage Application
    Guo, Q.
    Zhou, H. F.
    Cheng, W. W.
    Han, Y.
    Han, X. X.
    Liang, X.
    PIERS 2009 MOSCOW VOLS I AND II, PROCEEDINGS, 2009, : 1540 - 1544
  • [30] Analysis and Implementation of a Frequency Synthesizer with Low Phase Noise and Wide Tuning Range for Health Care Applications
    Lai, Wen-Cheng
    Huang, Jhin-Fang
    Chen, Nai-Lun
    Shih, Chieh-Wen
    2014 7TH INTERNATIONAL CONFERENCE ON BIOMEDICAL ENGINEERING AND INFORMATICS (BMEI 2014), 2014, : 587 - 591