Energy Efficient and Variability Immune Adder Circuits using Short Gate FinFET INDEP Technique at 10nm technology node

被引:0
|
作者
Mushtaq U. [1 ]
Akram M.W. [1 ]
Prasad D. [1 ]
机构
[1] Department of Electronics and Communication Engineering, Jamia Millia Islamia, New Delhi
来源
Australian Journal of Electrical and Electronics Engineering | 2023年 / 20卷 / 01期
关键词
FinFET INDEP technique; monte carlo analysis; PDP; reliability; Short gate FinFET;
D O I
10.1080/1448837X.2022.2068468
中图分类号
学科分类号
摘要
Due to the continuous scaling of MOSFET (Metal Oxide Semiconductor Field-Effect Transistor) devices over the past few decades, power consumption has increased tremendously. To reduce power dissipation at lower technology nodes, digital logic circuits are designed with modern (FinFET) devices. In this paper, FinFET INDEP (input dependent) technique-based short gate (SG) FinFET Adder circuits are proposed at 10 nm technology node. The performance comparison of INDEP technique-based adder circuits is done with the SG FinFET adder circuits. The analysis of adder circuits is performed first in terms of functional verification (transient characteristics) and finally for different performance parameters such as propagation delay, power dissipation and power delay product (PDP). The proposed FinFET INDEP technique proves as one of the best leakage reduction techniques for FinFET adder circuits at lower technology nodes. To test the reliability of the circuits, Monte Carlo analysis is also performed. The PDP is improved by 16.8% and 13.73% in INDEP SG FinFET half adder(HA) and INDEP SG FinFET full adder(FA) at 10 nm technology, respectively, in comparison with the ones without INDEP technique. The Monte Carlo simulation results with 3σ Gaussian distribution at ±10% process, voltage and temperature variations show the improvement in PDP in case of SG INDEP FinFET FA and SG INDEP FinFET HA circuit in comparison to SG FinFET FA and FinFET HA circuit, respectively. Simulation is performed using HSPICE tool at 10 nm process technology node. ©, Engineers Australia.
引用
收藏
页码:1 / 12
页数:11
相关论文
共 36 条
  • [31] Design of a Low Power, High Speed and Energy Efficient 3 Transistor XOR Gate in 45nm Technology using the Conception of MVT Methodology
    Dhar, Krishnendu
    2014 INTERNATIONAL CONFERENCE ON CONTROL, INSTRUMENTATION, COMMUNICATION AND COMPUTATIONAL TECHNOLOGIES (ICCICCT), 2014, : 66 - 70
  • [32] A low power and energy efficient 4:2 precise compressor based on novel 14T hybrid full adders in 10 nm wrap gate CNTFET technology
    Jooq, Mohammad Khaleqi Qaleh
    Bozorgmehr, Ali
    Mirzakuchaki, Sattar
    MICROELECTRONICS JOURNAL, 2020, 104
  • [33] 10 Gb/s Energy-efficient Optical Transceiver using 1060 nm HCG MEMS-tunable VCSEL in 28 nm FD-SOI Technology
    Cortes, Christian A.
    Cortez, Jan Paolo S.
    Custodia, Juhaina Angela Q.
    Reyes, Kevin Mathew D.
    Sta Barbara, Mariane D.
    de Leon, Maria Theresa G.
    Hizon, John Richard E.
    Rosales, Marc D.
    2023 20TH INTERNATIONAL SOC DESIGN CONFERENCE, ISOCC, 2023, : 43 - 44
  • [34] A 1V 10-Bit 500KS/s Energy-Efficient SAR ADC Using Master-Slave DAC Technique in 180nm CMOS
    Yu, Yi-Long
    Huang, Fu-Chen
    Wang, Chorng-Kuang
    2014 INTERNATIONAL SYMPOSIUM ON VLSI DESIGN, AUTOMATION AND TEST (VLSI-DAT), 2014,
  • [35] Quantization Effect in N-Channel Inversion Mode Si, In0.53Ga0.47As and Ge Based Double Gate MOSFET Using Quasi-Static Capacitance-Voltage Characteristics for Upcoming Sub 10 nm Technology Node
    Sanjay
    Kumar, Vibhor
    Vohra, Anil
    SILICON, 2024, 16 (08) : 3325 - 3340
  • [36] A Novel Damage-Free High-k Etch Technique Using Neutral Beam-Assisted Atomic Layer Etching (NBALE) for Sub-32nm Technology Node Low Power Metal Gate/High-k Dielectric CMOSFETs
    Min, K. S.
    Kang, C. Y.
    Park, C.
    Park, C. S.
    Park, B. J.
    Park, J. B.
    Hussain, M. M.
    Lee, Jack C.
    Lee, B. H.
    Kirsch, P.
    Tseng, H-H
    Jammy, R.
    Yeom, G. Y.
    2009 IEEE INTERNATIONAL ELECTRON DEVICES MEETING, 2009, : 406 - +