Energy Efficient and Variability Immune Adder Circuits using Short Gate FinFET INDEP Technique at 10nm technology node

被引:0
|
作者
Mushtaq U. [1 ]
Akram M.W. [1 ]
Prasad D. [1 ]
机构
[1] Department of Electronics and Communication Engineering, Jamia Millia Islamia, New Delhi
来源
Australian Journal of Electrical and Electronics Engineering | 2023年 / 20卷 / 01期
关键词
FinFET INDEP technique; monte carlo analysis; PDP; reliability; Short gate FinFET;
D O I
10.1080/1448837X.2022.2068468
中图分类号
学科分类号
摘要
Due to the continuous scaling of MOSFET (Metal Oxide Semiconductor Field-Effect Transistor) devices over the past few decades, power consumption has increased tremendously. To reduce power dissipation at lower technology nodes, digital logic circuits are designed with modern (FinFET) devices. In this paper, FinFET INDEP (input dependent) technique-based short gate (SG) FinFET Adder circuits are proposed at 10 nm technology node. The performance comparison of INDEP technique-based adder circuits is done with the SG FinFET adder circuits. The analysis of adder circuits is performed first in terms of functional verification (transient characteristics) and finally for different performance parameters such as propagation delay, power dissipation and power delay product (PDP). The proposed FinFET INDEP technique proves as one of the best leakage reduction techniques for FinFET adder circuits at lower technology nodes. To test the reliability of the circuits, Monte Carlo analysis is also performed. The PDP is improved by 16.8% and 13.73% in INDEP SG FinFET half adder(HA) and INDEP SG FinFET full adder(FA) at 10 nm technology, respectively, in comparison with the ones without INDEP technique. The Monte Carlo simulation results with 3σ Gaussian distribution at ±10% process, voltage and temperature variations show the improvement in PDP in case of SG INDEP FinFET FA and SG INDEP FinFET HA circuit in comparison to SG FinFET FA and FinFET HA circuit, respectively. Simulation is performed using HSPICE tool at 10 nm process technology node. ©, Engineers Australia.
引用
收藏
页码:1 / 12
页数:11
相关论文
共 36 条
  • [21] Performance evolution of 4-b bit MAC unit using hybrid GDI and transmission gate based adder and multiplier circuits in 180 and 90 nm technology
    Kandasamy, Nehru
    Ahmad, Firdous
    Reddy, Shashikanth
    Babu, Ramesh Ma
    Telagam, Nagarjuna
    Utlapalli, Somanaidu
    MICROPROCESSORS AND MICROSYSTEMS, 2018, 59 : 15 - 28
  • [22] Assessment of interface traps in In0.53Ga0.47As FinFET with gate-to-source/drain underlap for sub-14 nm technology node to impede short channel effect
    Pathak, Jay
    Darji, Anand
    IET CIRCUITS DEVICES & SYSTEMS, 2019, 13 (04) : 428 - 434
  • [23] Design of a Low Power, High Speed, Energy Efficient Full Adder Using Modified GDI and MVT Scheme in 45nm Technology
    Dhar, Krishnendu
    2014 INTERNATIONAL CONFERENCE ON CONTROL, INSTRUMENTATION, COMMUNICATION AND COMPUTATIONAL TECHNOLOGIES (ICCICCT), 2014, : 36 - 41
  • [24] A 10nm High Performance and Low-Power CMOS Technology Featuring 3rd Generation FinFET Transistors, Self-Aligned Quad Patterning, Contact over Active Gate and Cobalt Local Interconnects
    Auth, C.
    Aliyarukunju, A.
    Asoro, M.
    Bergstrom, D.
    Bhagwat, V.
    Birdsall, J.
    Bisnik, N.
    Buehler, M.
    Chikarmane, V.
    Ding, G.
    Fu, Q.
    Gomez, H.
    Han, W.
    Hanken, D.
    Haran, M.
    Hattendorf, M.
    Heussner, R.
    Hiramatsu, H.
    Ho, B.
    Jaloviar, S.
    Jin, I.
    Joshi, S.
    Kirby, S.
    Kosaraju, S.
    Kothari, H.
    Leatherman, G.
    Lee, K.
    Leib, J.
    Madhavan, A.
    Maria, K.
    Meyer, H.
    Mule, T.
    Parker, C.
    Parthasarathy, S.
    Pelto, C.
    Pipes, L.
    Post, I.
    Prince, M.
    Rahman, A.
    Rajamani, S.
    Saha, A.
    Santos, J. Dacuna
    Sharma, M.
    Sharma, V.
    Shin, J.
    Sinha, R.
    Smith, R.
    Sprinkle, M.
    St Amour, A.
    Staus, C.
    2017 IEEE INTERNATIONAL ELECTRON DEVICES MEETING (IEDM), 2017,
  • [25] Design of Low-Power 10-Transistor Full Adder Using GDI Technique for Energy-Efficient Arithmetic Applications
    T. Nirmalraj
    S. K. Pandiyan
    Rakesh Kumar Karan
    R. Sivaraman
    Rengarajan Amirtharajan
    Circuits, Systems, and Signal Processing, 2023, 42 : 3649 - 3667
  • [26] High-Performance and Energy-Efficient Leaky Integrate-and-Fire Neuron and Spike Timing-Dependent Plasticity Circuits in 7nm FinFET Technology
    Jooq, Mohammad Khaleqi Qaleh
    Azghadi, Mostafa Rahimi
    Behbahani, Fereshteh
    Al-Shidaifat, Alaaddin
    Song, Hanjung
    IEEE ACCESS, 2023, 11 : 133451 - 133459
  • [27] Design of Low-Power 10-Transistor Full Adder Using GDI Technique for Energy-Efficient Arithmetic Applications
    Nirmalraj, T.
    Pandiyan, S. K.
    Karan, Rakesh Kumar
    Sivaraman, R.
    Amirtharajan, Rengarajan
    CIRCUITS SYSTEMS AND SIGNAL PROCESSING, 2023, 42 (06) : 3649 - 3667
  • [28] Simplistic Simulation-Based Device-VT-Targeting Technique to Determine Technology High-Density LELE-Gate-Patterned FinFET SRAM in Sub-10 nm Era
    Sakhare, Sushil Sudam
    Miyaguchi, Kenichi
    Raghavan, Praveen
    Mercha, Abdelkarim
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2015, 62 (06) : 1716 - 1724
  • [29] Performance Analysis of TaSiOx Inspired Sub-10 nm Energy Efficient In0.53Ga0.47As Quantum Well Tri-Gate Technology
    Saluru, Sarat K.
    Liu, Jheng-Sin
    Hudait, Mantu K.
    IEEE JOURNAL OF THE ELECTRON DEVICES SOCIETY, 2017, 5 (06): : 496 - 503
  • [30] An Optimized and Highly Efficient Low Power RF Energy Harvesting System with Current Boost Technique Designed using 45 nm Technology
    Sarma, Manash Pratim
    Sarma, Kandarpa Kumar
    Barman, Pranjal
    APPLIED ENERGY, 2023, 350