共 36 条
- [23] Design of a Low Power, High Speed, Energy Efficient Full Adder Using Modified GDI and MVT Scheme in 45nm Technology 2014 INTERNATIONAL CONFERENCE ON CONTROL, INSTRUMENTATION, COMMUNICATION AND COMPUTATIONAL TECHNOLOGIES (ICCICCT), 2014, : 36 - 41
- [24] A 10nm High Performance and Low-Power CMOS Technology Featuring 3rd Generation FinFET Transistors, Self-Aligned Quad Patterning, Contact over Active Gate and Cobalt Local Interconnects 2017 IEEE INTERNATIONAL ELECTRON DEVICES MEETING (IEDM), 2017,
- [25] Design of Low-Power 10-Transistor Full Adder Using GDI Technique for Energy-Efficient Arithmetic Applications Circuits, Systems, and Signal Processing, 2023, 42 : 3649 - 3667
- [29] Performance Analysis of TaSiOx Inspired Sub-10 nm Energy Efficient In0.53Ga0.47As Quantum Well Tri-Gate Technology IEEE JOURNAL OF THE ELECTRON DEVICES SOCIETY, 2017, 5 (06): : 496 - 503