Design and Analysis of Hetero Dielectric Dual Material Gate Underlap Spacer Tunnel Field Effect Transistor

被引:0
|
作者
Howldar S. [1 ]
Balaji B. [1 ]
Rao K.S. [1 ]
机构
[1] Department of Electronics and Communication Engineering, Koneru Lakshmaiah Education Foundation, Green Fields, Andhra, Vaddeswaram
关键词
Drain Current; Gate Stacking; Hafnium Oxide; Silicon Dioxide; Titanium Dioxide;
D O I
10.5829/ije.2023.36.12c.01
中图分类号
学科分类号
摘要
This paper presents a design and analysis of a Hetero Dielectric Dual Material Gate Underlap Spacer Tunnel Field Effect Transistor, aiming to enhance device performance and overcome inherent limitations. The proposed design incorporates a hetero dielectric gate stack, which consists of two distinct dielectric materials such as high-k-dielectric material as hafnium oxide (HfO2) and low-k dielectric material as silicon dioxide (SiO2). With different permittivity values. By selecting these materials, the gate stack can effectively modulate the electric field distribution within the device, improving electrostatic control and reducing ambipolar conduction. Furthermore, an underlap spacer is introduced in the presented structure to create a physical separation between the source and the channel regions. This spacer helps in reducing the direct source-to-drain tunneling current, enhancing the Ion/Ioff current ratio and reducing the subthreshold swing. Additionally, the underlap spacer enables improved gate control over the tunneling process. The proposed Tunnel Field Effect Transistor design is thoroughly analyzed using numerical simulations based on the technology computer-aided design (TCAD) simulator. Performance metrics as the on-state current (Ion), the off-state current (Ioff), ION/IOFF ratio, drain conductance (Gd) and transconductance (Gm) to assess the device's performance. Therefore, these improvements contribute to lower power consumption and improved circuit performance, making it a promising device for low-power applications. ©2023 The author(s).
引用
收藏
页码:2137 / 2144
页数:7
相关论文
共 50 条
  • [21] Design and analysis of dual-gate misalignment on the performance of dopingless tunnel field effect transistor
    Shekhar, Deep
    Raman, Ashish
    APPLIED PHYSICS A-MATERIALS SCIENCE & PROCESSING, 2020, 126 (06):
  • [22] Design and analysis of dual-gate misalignment on the performance of dopingless tunnel field effect transistor
    Deep Shekhar
    Ashish Raman
    Applied Physics A, 2020, 126
  • [23] Numerical Study on Dual Material Gate Nanowire Tunnel Field-Effect Transistor
    Zhang, Aixi
    Mei, Jinhe
    Zhang, Lining
    He, Hongyu
    He, Jin
    Chan, Mansun
    2012 IEEE INTERNATIONAL CONFERENCE ON ELECTRON DEVICES AND SOLID STATE CIRCUIT (EDSSC), 2012,
  • [24] Novel Attributes of a Dual Material Gate Nanoscale Tunnel Field-Effect Transistor
    Saurabh, Sneh
    Kumar, M. Jagadesh
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2011, 58 (02) : 404 - 410
  • [25] Workfunction Engineering of A Pocket Tunnel Field-Effect Transistor with A Dual Material Gate
    Ju Chan Lee
    Tae Jun Ahn
    Yun Seop Yu
    Journal of the Korean Physical Society, 2018, 73 : 308 - 313
  • [26] Workfunction Engineering of A Pocket Tunnel Field-Effect Transistor with A Dual Material Gate
    Lee, Ju Chan
    Ahn, Tae Jun
    Yu, Yun Seop
    JOURNAL OF THE KOREAN PHYSICAL SOCIETY, 2018, 73 (03) : 308 - 313
  • [27] Dual material gate field effect transistor (DMGFET)
    Long, W
    Chin, KK
    INTERNATIONAL ELECTRON DEVICES MEETING - 1997, TECHNICAL DIGEST, 1997, : 549 - 552
  • [28] Impact of sidewall spacer materials and gate underlap length on negative capacitance double-gate tunnel field-effect transistor (NCDG-TFET)
    Go, Seungwon
    Kim, Shinhee
    Park, Jae Yeon
    Lee, Dong Keun
    Noh, Hyung Ju
    Park, So Ra
    Kim, Yoon
    Kim, Dae Hwan
    Kim, Sangwan
    SOLID-STATE ELECTRONICS, 2022, 198
  • [29] Drain current model for a hetero-dielectric single gate tunnel field effect transistor (HDSG TFET)
    Singh, Ajay Kumar
    Fui, Tan Chun
    Soong, Lim Way
    INTERNATIONAL JOURNAL OF NUMERICAL MODELLING-ELECTRONIC NETWORKS DEVICES AND FIELDS, 2022, 35 (03)
  • [30] TCAD Simulations of Double Gate Junctionless Tunnel Field Effect Transistor with Spacer
    Singh, Sapna
    Chauhan, Sudakar Singh
    2017 IEEE INTERNATIONAL CONFERENCE ON COMPUTING, COMMUNICATION AND AUTOMATION (ICCCA), 2017, : 1441 - 1444