Power and Area Efficient 9T CNTFET SRAM Bit Cells with Differential Read Scheme for Low Power Applications

被引:0
|
作者
Valluri A. [1 ]
Musala S. [1 ]
机构
[1] Department of ECE, Vignan’s Foundation for Science Technology and Research, Andhra Pradesh, Vadlamudi,Guntur
关键词
Biomedical devices; Cntfet; Differential read scheme; Sram; Stability;
D O I
10.25103/jestr.152.06
中图分类号
学科分类号
摘要
Design of VLSI circuits using CMOS technology in the deep submicron range come across many issues like increased leakage power and process variations. Therefore, as an alternative Carbon Nano Tube Field Effect Transistor (CNTFET) is explored for nanoscale range circuits. CNTFET offers high stability, high performance and consumes low power. Low voltage operation and noise tolerant SRAM bit cells have become much essential due to their great usage in low power applications which mainly includes the Bio medical devices. Memory banks with low power are much important since 70% of the die area is surrounded by them. This paper presents two different CNTFET based SRAM bits of 9 transistors using Differential Read Scheme. These designs achieve enhancement in stability and reduction in power with reduced area occupancy. The designs are implemented in Cadence using CNTFET 32nm technology operated at 900mv. © School of Science, IHU. All rights reserved.
引用
收藏
页码:40 / 46
页数:6
相关论文
共 50 条
  • [41] Tunnel FET and MOSFET Hybrid Integrated 9T SRAM with Data-Aware Write Technique for Ultra-Low Power Applications
    Lu, Wenjuan
    Lu, Yixiao
    Dong, Lanzhi
    Peng, Chunyu
    Wu, Xiulong
    Lin, Zhiting
    Chen, Junning
    ELECTRONICS, 2022, 11 (20)
  • [42] Design and Iso-Area Vmin Analysis of 9T Subthreshold SRAM With Bit-Interleaving Scheme in 65-nm CMOS
    Chang, Ming-Hung
    Chiu, Yi-Te
    Hwang, Wei
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2012, 59 (07) : 429 - 433
  • [43] A Single-Bitline 9T SRAM for Low-Power Near-Threshold Operation in FinFET Technology
    Abbasian, Erfan
    Gholipour, Morteza
    Birla, Shilpi
    ARABIAN JOURNAL FOR SCIENCE AND ENGINEERING, 2022, 47 (11) : 14543 - 14559
  • [44] A 250 mV 8 kb 40 nm Ultra-Low Power 9T Supply Feedback SRAM (SF-SRAM)
    Teman, Adam
    Pergament, Lidor
    Cohen, Omer
    Fish, Alexander
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2011, 46 (11) : 2713 - 2726
  • [45] A Charge Recycling Scheme with Read and Write Assist for Low Power SRAM Design
    Zhang H.
    Jia S.
    Yang J.
    Wang Y.
    Beijing Daxue Xuebao (Ziran Kexue Ban)/Acta Scientiarum Naturalium Universitatis Pekinensis, 2021, 57 (05): : 815 - 822
  • [46] A Modified GDI-Based Low-Power and High Read Stability 8-T SRAM Memory with CNTFET Technology
    Amdapurkar, Apoorva
    Wani, Dinesh
    Shinde, Pooja
    Monica, P. Reena
    NANOELECTRONIC MATERIALS AND DEVICES, VOL III, 2018, 466 : 165 - 174
  • [47] A Single-Bitline 9T SRAM for Low-Power Near-Threshold Operation in FinFET Technology
    Erfan Abbasian
    Morteza Gholipour
    Shilpi Birla
    Arabian Journal for Science and Engineering, 2022, 47 : 14543 - 14559
  • [48] High Stable and Energy Efficient Emerging Nanoscale CNTFET SRAM Cells using Circuit Level Low Power Techniques
    Hemant Kumar
    Subodh Srivastava
    P. K. Khosla
    Balwinder Singh
    Silicon, 2022, 14 : 8031 - 8043
  • [49] High Stable and Energy Efficient Emerging Nanoscale CNTFET SRAM Cells using Circuit Level Low Power Techniques
    Kumar, Hemant
    Srivastava, Subodh
    Khosla, P. K.
    Singh, Balwinder
    SILICON, 2022, 14 (13) : 8031 - 8043
  • [50] A Low-Power Area-Efficient SRAM with Enhanced Read Stability in 0.18-μm CMOS
    Gong, Cihun-Siyong Alex
    Hong, Ci-Tong
    Yao, Kai-Wen
    Shiue, Muh-Tian
    2008 IEEE ASIA PACIFIC CONFERENCE ON CIRCUITS AND SYSTEMS (APCCAS 2008), VOLS 1-4, 2008, : 729 - 732