Description method for high-level synthesis of histogram generation and their evaluation

被引:2
|
作者
Yamasaki M. [1 ]
Yamawaki A. [1 ]
机构
[1] Dept. of Electrical Engineering and Electronics, Kyushu Institute of Technology, Kitakyushu
关键词
High performance; High-level synthesis; Histogram; Image processing; Low power;
D O I
10.5573/IEIESPC.2019.8.3.178
中图分类号
学科分类号
摘要
To achieve high performance and low power simultaneously in an embedded image-processing product, hardware implementation of high computational-software processing is needed. Hardware development, however, is a large burden on the developer. High-level synthesis (HLS) for automatically converting software into hardware can significantly reduce the design burden. To use HLS technology efficiently, a software program must be described considering the hardware organization that the HLS tool will generate. Histogram generation is one of the important basic functions in image processing. In histogram generation, data dependency on reading and writing to the same address in the histogram hinders ideal pipelining by an HLS tool. © 2019 Institute of Electronics and Information Engineers. All rights reserved.
引用
收藏
页码:178 / 185
页数:7
相关论文
共 50 条
  • [41] INTRODUCTION TO HIGH-LEVEL SYNTHESIS
    GAJSKI, DD
    RAMACHANDRAN, L
    IEEE DESIGN & TEST OF COMPUTERS, 1994, 11 (04): : 44 - 54
  • [42] Incremental High-Level Synthesis
    Lavagno, Luciano
    Kondratyev, Alex
    Watanabe, Yosinori
    Zhu, Qiang
    Fujii, Mototsugu
    Tatesawa, Mitsuru
    Nakayama, Noriyasu
    2010 15TH ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE (ASP-DAC 2010), 2010, : 693 - 698
  • [43] An Introduction to High-Level Synthesis
    Coussy, Philippe
    Meredith, Michael
    Gajski, Daniel D.
    Takach, Andres
    IEEE DESIGN & TEST OF COMPUTERS, 2009, 26 (04): : 8 - 17
  • [44] THE STATUS OF HIGH-LEVEL SYNTHESIS
    WALKER, RA
    IEEE DESIGN & TEST OF COMPUTERS, 1994, 11 (04): : 42 - 43
  • [45] High-level synthesis for testability
    Marzouki, M
    Alves, VC
    Antunes, AR
    38TH MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS, PROCEEDINGS, VOLS 1 AND 2, 1996, : 718 - 721
  • [46] PASS - HIGH-LEVEL SYNTHESIS
    EWERING, C
    GERHARDT, G
    MICROPROCESSING AND MICROPROGRAMMING, 1990, 30 (1-5): : 103 - 108
  • [47] Resolve: Generation of High-Performance Sorting Architectures from High-Level Synthesis
    Matai, Janarbek
    Richmond, Dustin
    Lee, Dajung
    Blair, Zac
    Wu, Qiongzhi
    Abazari, Amin
    Kastner, Ryan
    PROCEEDINGS OF THE 2016 ACM/SIGDA INTERNATIONAL SYMPOSIUM ON FIELD-PROGRAMMABLE GATE ARRAYS (FPGA'16), 2016, : 195 - 204
  • [49] Evaluation of the hardwired sequence control system generated by high-level synthesis
    Fujieda, Naoki
    Ichikawa, Shuichi
    Ishigaki, Yoshiki
    Tanaka, Tasuku
    2017 IEEE 26TH INTERNATIONAL SYMPOSIUM ON INDUSTRIAL ELECTRONICS (ISIE), 2017, : 1261 - 1267
  • [50] A method for the generation of HDL code at the RTL level from a high-level formal specification language
    Kountouris, AA
    Wolinski, C
    40TH MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1 AND 2, 1998, : 1095 - 1098