A low quantum cost implementation of reversible binary-coded-decimal adder

被引:0
|
作者
Thabah S.D. [1 ]
Saha P. [1 ]
机构
[1] Department of Electronics and Communication Engineering, National Institute of Technology Meghalaya, Bijni Complex, Upland Road, Meghalaya
关键词
Binary-Coded-Decimal (BCD); delay; hardware complexity; primitive quantum gates; quantum cost;
D O I
10.3311/PPee.15659
中图分类号
学科分类号
摘要
The prediction and forthcoming of a quantum computer into the real-world is the much gained research area over the last decades, which initiated the usefulness and profit of reversible computation because of its potentiality to reduce power consumption in designing arithmetic circuits. In this paper, two design approaches are proposed for the design of a reversible Binary-Coded-Decimal adder. The first approach is implemented and realized from reversible gates proposed by researchers in the technical literature capable of breaking down into primitive quantum gates, whereas the second approach is realized from the existing synthesizable reversible gates only. Parallel implementations of such circuits have been carried out through the proper selection and arrangements of the gates to improve the reversible performance parameters. The proposed design approaches offer a low quantum cost along-with lower delay and hardware complexity for any n-digit addition. Analysis results of proposed design 1 show appreciable improvements over gate count, quantum cost, and delay by at least 9 %, 17 %, and 26 % respectively, whereas, the proposed design 2 show that the results significantly improve the parameters (gate count, quantum cost, and delay) by at least 45 %, 33 %, and 50 % respectively compared to existing counterparts found in the literature. © 2020 Budapest University of Technology and Economics. All rights reserved.
引用
收藏
页码:343 / 351
页数:8
相关论文
共 50 条
  • [41] Quantum Gate Implementation of a Novel Reversible Half Adder and Subtractor Circuit
    Jain, Ritika
    Sarma, Rajkumar
    2ND INTERNATIONAL CONFERENCE ON INTELLIGENT CIRCUITS AND SYSTEMS (ICICS 2018), 2018, : 72 - 76
  • [42] An efficient design of reversible ternary full-adder/full-subtractor with low quantum cost
    Mohammad-Ali Asadi
    Mohammad Mosleh
    Majid Haghparast
    Quantum Information Processing, 2020, 19
  • [43] An efficient design of reversible ternary full-adder/full-subtractor with low quantum cost
    Asadi, Mohammad-Ali
    Mosleh, Mohammad
    Haghparast, Majid
    QUANTUM INFORMATION PROCESSING, 2020, 19 (07)
  • [44] Reducing Quantum Cost for Reversible Realization of Densely-packed-decimal Converters
    Thabah, S. Diamond
    Saha, P.
    INTERNATIONAL JOURNAL OF ENGINEERING, 2021, 34 (05): : 1284 - 1289
  • [45] Low-power and area efficient binary coded decimal adder design using a look up table-based field programmable gate array
    Sworna, Zarrin Tasnim
    UlHaque, Mubin
    Tara, Nazma
    Babu, Hafiz Md. Hasan
    Biswas, Ashis Kumar
    IET CIRCUITS DEVICES & SYSTEMS, 2016, 10 (03) : 163 - 172
  • [46] Fault-tolerant quantum reversible full adder/subtractor: Design and implementation
    Mirizadeh, Seyyed Mohammad Amir
    Asghari, Parvaneh
    OPTIK, 2022, 253
  • [47] A need of quantum computing: "Reversible logic synthesis of parallel binary adder-subtractor"
    Thapliyal, H
    Srinivas, M
    Arabnia, HR
    ESA '05: PROCEEDINGS OF THE 2005 INTERNATIONAL CONFERENCE ON EMBEDDED SYSTEMS AND APPLICATIONS, 2005, : 60 - 66
  • [48] Design and Implementation of Logical Cost Efficient Nanometric Fault Tolerant Reversible BCD Adder
    Saligram, Rakshith
    2013 ANNUAL IEEE INDIA CONFERENCE (INDICON), 2013,
  • [49] Single Spin Implementation of a Low Power Cost-Effective Adder
    Mishra, Guru Prasad S.
    Sarkar, Subir K.
    JOURNAL OF NANOELECTRONICS AND OPTOELECTRONICS, 2010, 5 (01) : 79 - 81
  • [50] Low cost quantum realization of reversible multiplier circuit
    Islam, M.S.
    Rahman, M.M.
    Begum, Z.
    Hafiz, M.Z.
    Information Technology Journal, 2009, 8 (02) : 208 - 213