A low quantum cost implementation of reversible binary-coded-decimal adder

被引:0
|
作者
Thabah S.D. [1 ]
Saha P. [1 ]
机构
[1] Department of Electronics and Communication Engineering, National Institute of Technology Meghalaya, Bijni Complex, Upland Road, Meghalaya
关键词
Binary-Coded-Decimal (BCD); delay; hardware complexity; primitive quantum gates; quantum cost;
D O I
10.3311/PPee.15659
中图分类号
学科分类号
摘要
The prediction and forthcoming of a quantum computer into the real-world is the much gained research area over the last decades, which initiated the usefulness and profit of reversible computation because of its potentiality to reduce power consumption in designing arithmetic circuits. In this paper, two design approaches are proposed for the design of a reversible Binary-Coded-Decimal adder. The first approach is implemented and realized from reversible gates proposed by researchers in the technical literature capable of breaking down into primitive quantum gates, whereas the second approach is realized from the existing synthesizable reversible gates only. Parallel implementations of such circuits have been carried out through the proper selection and arrangements of the gates to improve the reversible performance parameters. The proposed design approaches offer a low quantum cost along-with lower delay and hardware complexity for any n-digit addition. Analysis results of proposed design 1 show appreciable improvements over gate count, quantum cost, and delay by at least 9 %, 17 %, and 26 % respectively, whereas, the proposed design 2 show that the results significantly improve the parameters (gate count, quantum cost, and delay) by at least 45 %, 33 %, and 50 % respectively compared to existing counterparts found in the literature. © 2020 Budapest University of Technology and Economics. All rights reserved.
引用
收藏
页码:343 / 351
页数:8
相关论文
共 50 条
  • [31] All-Optical Binary Coded Decimal Adder with a Terahertz Optical Asymmetric Demultiplexer
    Gayen, Dilip Kumar
    Bhattacharyya, Arunava
    Taraphdar, Chinmoy
    Pal, Rajat Kumar
    Roy, Jitendra Nath
    COMPUTING IN SCIENCE & ENGINEERING, 2011, 13 (01) : 50 - 57
  • [32] Comment on "Efficient approaches for designing reversible Binary Coded Decimal adders"
    Zhou, Rigui
    Shi, Yang
    Cao, Jian
    Wang, Hui'an
    MICROELECTRONICS JOURNAL, 2010, 41 (05) : 308 - 310
  • [33] Design of efficient binary-coded decimal adder in QCA technology with a regular clocking scheme
    Gassoumi, Ismail
    Touil, Lamjed
    Mtibaa, Abdellatif
    COMPUTERS & ELECTRICAL ENGINEERING, 2022, 101
  • [34] A Noveln-Decimal Reversible Radix Binary-Coded Decimal Multiplier Using Radix Encoding Scheme
    Saranya, K.
    Vijeyakumar, K. N.
    CIRCUITS SYSTEMS AND SIGNAL PROCESSING, 2021, 40 (04) : 1743 - 1761
  • [35] Efficient ASIC and FPGA Implementation of Binary-Coded Decimal Digit Multipliers
    Saeid Gorgin
    Ghassem Jaberipur
    Reza Hashemi Asl
    Circuits, Systems, and Signal Processing, 2014, 33 : 3883 - 3899
  • [36] Efficient ASIC and FPGA Implementation of Binary-Coded Decimal Digit Multipliers
    Gorgin, Saeid
    Jaberipur, Ghassem
    Asl, Reza Hashemi
    CIRCUITS SYSTEMS AND SIGNAL PROCESSING, 2014, 33 (12) : 3883 - 3899
  • [37] A Novel n-Decimal Reversible Radix Binary-Coded Decimal Multiplier Using Radix Encoding Scheme
    K. Saranya
    K. N. Vijeyakumar
    Circuits, Systems, and Signal Processing, 2021, 40 : 1743 - 1761
  • [38] Design and study of silicon microring resonator based all-optical binary-coded decimal adder
    Manjur Hossain
    Kalimuddin Mondal
    Dhiraj Kumar
    Jayanta Kumar Rakshit
    Surajit Mandal
    Optical and Quantum Electronics, 2023, 55
  • [39] Design and study of silicon microring resonator based all-optical binary-coded decimal adder
    Hossain, Manjur
    Mondal, Kalimuddin
    Kumar, Dhiraj
    Rakshit, Jayanta Kumar
    Mandal, Surajit
    OPTICAL AND QUANTUM ELECTRONICS, 2023, 55 (12)
  • [40] Cost-Efficient Decimal Adder Design in Quantum-dot Cellular Automata
    Liu, Weiqiang
    Lu, Liang
    O'Neill, Maire
    Swartzlander, Earl E., Jr.
    2012 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS 2012), 2012, : 1347 - 1350