MPSoC design and implementation using microblaze soft core processor architecture for faster execution of arithmetic application

被引:0
|
作者
Titare P.S. [1 ]
Khairnar D.G. [1 ]
机构
[1] E&TC Department, D Y Patil College of Engineering, Pune, Akurdi
关键词
arithmetic application; embedded systems; field programmable gate array; FPGA; high performance; MPSoC; multi-processor system on chip; multiprocessors; parallel processing; soft core processor architecture; speed enhancement; versions like ultra large; VLSI;
D O I
10.1504/IJHPSA.2023.130214
中图分类号
学科分类号
摘要
The research paper presents the design methodology with novel task distribution technique on multi-processor system on chip (MPSoC) for speeding up the execution of arithmetic application. Utilisation of multiple soft core processors on field programmable gate array (FPGA) reduces the overload of adding external hardware to a system. Parallel processing of soft core processor with proposed task distribution technique makes any application to execute at faster rate. This task distribution based speed enhancement technique for arithmetic application is very feasible and appealing to the modern applications like neural networks, fuzzy logic, algorithms of machine learning etc. Experimentation on such architecture with arithmetic application shows significant increase in speed of operation with respect to conventional design. This is implemented using Microblaze soft core processor architecture on Xilinx Virtex 5 FPGA board. Copyright © 2023 Inderscience Enterprises Ltd.
引用
收藏
页码:156 / 168
页数:12
相关论文
共 27 条
  • [21] Evaluating the performance efficiency of a soft-processor, variable-length, parallel-execution-unit architecture for FPGAs using the RISC-V ISA
    Matthews, Eric
    Aguila, Zavier
    Shannon, Lesley
    PROCEEDINGS 26TH IEEE ANNUAL INTERNATIONAL SYMPOSIUM ON FIELD-PROGRAMMABLE CUSTOM COMPUTING MACHINES (FCCM 2018), 2018, : 1 - 8
  • [22] Embedded system design using soft-core processor and valen-C (vol 14, pg 602, 1998)
    Yasuura, H
    Tomiyama, H
    JOURNAL OF INFORMATION SCIENCE AND ENGINEERING, 1998, 14 (04) : 693 - 693
  • [23] Design and implementation of 1-D and 2-D mixed architecture FFT processor in heterogeneous multi-core SoC based on FPGA
    Zhang, Duo-li
    Huang, Lu
    Song, Yu-kun
    Du, Gao-ming
    International Journal of Control and Automation, 2014, 7 (06): : 177 - 188
  • [24] Real-Time Implementation of Stockwell Transform in FPGA Platform Using Soft-core Processor Applied to Novelty Detection in Power Quality Signals
    Ribeiro, Victor Mendes
    dos Santos, Naiara da Silva Maia
    Kapisch, Eder Barboza
    Silva, Leandro Rodrigues Manso
    Duque, Carlos Augusto
    JOURNAL OF CONTROL AUTOMATION AND ELECTRICAL SYSTEMS, 2024, 35 (03) : 509 - 521
  • [25] Design and application of soft robot grippers using low-viscosity silicone by lost core injection molding manufacturing method
    Bryantono, Helmy Dewanto
    Tsai, Meng-Hsun
    Tseng, Shi-Chang
    JOURNAL OF POLYMER ENGINEERING, 2025, 45 (03) : 292 - 304
  • [26] VLSI-Design and FPGA-Implementation of GMSK-Demodulator Architecture Using CORDIC Engine for Low-Power Application
    Kumar, Lalit
    Mittal, Deepak Kumar
    Shrestha, Rahul
    2016 IEEE ANNUAL INDIA CONFERENCE (INDICON), 2016,
  • [27] Energy-efficient architecture for high-performance FIR adaptive filter using hybridizing CSDTCSE-CRABRA based distributed arithmetic design: Noise removal application in IoT-based WSN
    Kumar, J. Charles Rajesh
    Kulkarni, Raghavendra. D.
    Majid, M. A.
    INTEGRATION-THE VLSI JOURNAL, 2024, 97