An L-shaped low on-resistance current path SOI LDMOS with dielectric field enhancement

被引:0
|
作者
范叶
罗小蓉
周坤
范远航
蒋永恒
王琦
王沛
罗尹春
张波
机构
[1] StateKeyLaboratoryofElectronicThinFilmsandIntegratedDevices,UniversityofElectronicScienceandTechnologyofChina
关键词
D O I
暂无
中图分类号
TN386 [场效应器件];
学科分类号
摘要
A low specific on-resistance(R on;sp/ SOI NBL TLDMOS(silicon-on-insulator trench LDMOS with an N buried layer) is proposed. It has three features: a thin N buried layer(NBL) on the interface of the SOI layer/buried oxide(BOX) layer, an oxide trench in the drift region, and a trench gate extended to the BOX layer.First, on the on-state, the electron accumulation layer forms beside the extended trench gate; the accumulation layer and the highly doping NBL constitute an L-shaped low-resistance conduction path, which sharply decreases the R on;sp. Second, in the y-direction, the BOX's electric field(E-field) strength is increased to 154 V/ m from48 V/ m of the SOI Trench Gate LDMOS(SOI TG LDMOS) owing to the high doping NBL. Third, the oxide trench increases the lateral E-field strength due to the lower permittivity of oxide than that of Si and strengthens the multiple-directional depletion effect. Fourth, the oxide trench folds the drift region along the y-direction and thus reduces the cell pitch. Therefore, the SOI NBL TLDMOS structure not only increases the breakdown voltage(BV), but also reduces the cell pitch and R on;sp. Compared with the TG LDMOS, the NBL TLDMOS improves the BV by 105% at the same cell pitch of 6 m, and decreases the R on;sp by 80% at the same BV.
引用
收藏
页码:83 / 88
页数:6
相关论文
共 50 条
  • [31] Low Specific On-Resistance SOI LDMOS with Non-Depleted Embedded P-Island and Dual Trench Gate
    范杰
    孙胜明
    王海珠
    邹永刚
    Chinese Physics Letters, 2018, (03) : 118 - 121
  • [32] Deep neural network-based approach for breakdown voltage and specific on-resistance prediction of SOI LDMOS with field plate
    Chen, Jing
    Guo, Xiaobo
    Guo, Yufeng
    Zhang, Jun
    Zhang, Maolin
    Yao, Qing
    Yao, Jiafei
    JAPANESE JOURNAL OF APPLIED PHYSICS, 2021, 60 (07)
  • [33] Low Specific On-Resistance SOI LDMOS with Non-Depleted Embedded P-Island and Dual Trench Gate
    范杰
    孙胜明
    王海珠
    邹永刚
    Chinese Physics Letters, 2018, 35 (03) : 118 - 121
  • [34] Low Specific On-Resistance SOI LDMOS with Non-Depleted Embedded P-Island and Dual Trench Gate
    Fan, Jie
    Sun, Sheng-Ming
    Wang, Hai-Zhu
    Zou, Yong-Gang
    CHINESE PHYSICS LETTERS, 2018, 35 (03)
  • [35] Experiments of a Novel low on-resistance LDMOS with 3-D Floating Vertical Field Plate
    Zhang, Guangsheng
    Zhang, Wentong
    He, Junqing
    Zhu, Xuhan
    Zhang, Sen
    Zhao, Jingchuan
    Zhang, Zhili
    Qiao, Ming
    Zhou, Xin
    Li, Zhaoji
    Zhang, Bo
    2019 31ST INTERNATIONAL SYMPOSIUM ON POWER SEMICONDUCTOR DEVICES AND ICS (ISPSD), 2019, : 507 - 510
  • [36] Study of ultra-low specific on-resistance and high breakdown voltage SOI LDMOS based on electron accumulation effect
    Lyu, Haitao
    Dai, Hongli
    Wang, Luoxin
    Hu, Hongchao
    Xue, Yuming
    Qian, Tu
    ENGINEERING RESEARCH EXPRESS, 2023, 5 (03):
  • [37] Optimization of L-shaped tunneling field-effect transistor for ambipolar current suppression and Analog/RF performance enhancement
    Li, Cong
    Zhao, Xiaolong
    Zhuang, Yiqi
    Yan, Zhirui
    Guo, Jiaming
    Han, Ru
    SUPERLATTICES AND MICROSTRUCTURES, 2018, 115 : 154 - 167
  • [38] Design tips of nanoapertures with strong field enhancement and proposal of novel L-shaped aperture
    Xu, JY
    Xu, TJ
    Wang, J
    Tian, Q
    OPTICAL ENGINEERING, 2005, 44 (01) : 1 - 9
  • [39] Total-Ionizing-Dose Irradiation-Induced Dielectric Field Enhancement for High-Voltage SOI LDMOS
    Zhou, Xin
    Yuan, Zhangyi'an
    Shu, Lei
    Qiao, Ming
    Lu, Zhenlin
    Zhao, Yuanfu
    Li, Zhaoji
    Zhang, Bo
    IEEE ELECTRON DEVICE LETTERS, 2019, 40 (04) : 593 - 596
  • [40] Current Enhanced PNPN Tunnel Field-Effect Transistor with L-Shaped Gate
    Xu, Peng
    Lin, Xinnan
    2017 INTERNATIONAL CONFERENCE ON ELECTRON DEVICES AND SOLID-STATE CIRCUITS (EDSSC), 2017,