An L-shaped low on-resistance current path SOI LDMOS with dielectric field enhancement

被引:0
|
作者
范叶
罗小蓉
周坤
范远航
蒋永恒
王琦
王沛
罗尹春
张波
机构
[1] StateKeyLaboratoryofElectronicThinFilmsandIntegratedDevices,UniversityofElectronicScienceandTechnologyofChina
关键词
D O I
暂无
中图分类号
TN386 [场效应器件];
学科分类号
摘要
A low specific on-resistance(R on;sp/ SOI NBL TLDMOS(silicon-on-insulator trench LDMOS with an N buried layer) is proposed. It has three features: a thin N buried layer(NBL) on the interface of the SOI layer/buried oxide(BOX) layer, an oxide trench in the drift region, and a trench gate extended to the BOX layer.First, on the on-state, the electron accumulation layer forms beside the extended trench gate; the accumulation layer and the highly doping NBL constitute an L-shaped low-resistance conduction path, which sharply decreases the R on;sp. Second, in the y-direction, the BOX's electric field(E-field) strength is increased to 154 V/ m from48 V/ m of the SOI Trench Gate LDMOS(SOI TG LDMOS) owing to the high doping NBL. Third, the oxide trench increases the lateral E-field strength due to the lower permittivity of oxide than that of Si and strengthens the multiple-directional depletion effect. Fourth, the oxide trench folds the drift region along the y-direction and thus reduces the cell pitch. Therefore, the SOI NBL TLDMOS structure not only increases the breakdown voltage(BV), but also reduces the cell pitch and R on;sp. Compared with the TG LDMOS, the NBL TLDMOS improves the BV by 105% at the same cell pitch of 6 m, and decreases the R on;sp by 80% at the same BV.
引用
收藏
页码:83 / 88
页数:6
相关论文
共 50 条
  • [1] An L-shaped low on-resistance current path SOI LDMOS with dielectric field enhancement
    范叶
    罗小蓉
    周坤
    范远航
    蒋永恒
    王琦
    王沛
    罗尹春
    张波
    Journal of Semiconductors, 2014, (03) : 83 - 88
  • [2] An L-shaped low on-resistance current path SOI LDMOS with dielectric field enhancement
    Fan Ye
    Luo Xiaorong
    Zhou Kun
    Fan Yuanhang
    Jiang Yongheng
    Wang Qi
    Wang Pei
    Luo Yinchun
    Zhang Bo
    JOURNAL OF SEMICONDUCTORS, 2014, 35 (03)
  • [3] An L-Shaped Trench SOI-LDMOS With Vertical and Lateral Dielectric Field Enhancement
    Wang, Zhigang
    Zhang, Bo
    Fu, Qiang
    Xie, Gang
    Li, Zhaoji
    IEEE ELECTRON DEVICE LETTERS, 2012, 33 (05) : 703 - 705
  • [4] Reducing specific on-resistance for a trench SOI LDMOS with L-shaped P/N pillars
    Guo, Jingwei
    Hu, Shengdong
    Wang, Jian'an
    Guo, Gang
    Liu, Chang
    Yang, Han
    Ran, Shenglong
    RESULTS IN PHYSICS, 2020, 18
  • [5] A low on-resistance buried current path SOI p-channel LDMOS compatible with n-channel LDMOS
    周坤
    罗小蓉
    范远航
    罗尹春
    胡夏融
    张波
    Chinese Physics B, 2013, (06) : 546 - 552
  • [6] A low on-resistance buried current path SOI p-channel LDMOS compatible with n-channel LDMOS
    Zhou Kun
    Luo Xiao-Rong
    Fan Yuan-Hang
    Luo Yin-Chun
    Hu Xia-Rong
    Zhang Bo
    CHINESE PHYSICS B, 2013, 22 (06)
  • [7] Ultra-low Specific On-resistance SOI High Voltage Trench LDMOS with Dielectric Field Enhancement Based on ENBULF Concept
    Zhang, Wentong
    Qiao, Ming
    Wu, Lijuan
    Ye, Ke
    Wang, Zhuo
    Wang, Zhigang
    Luo, Xiaorong
    Zhang, Sen
    Su, Wei
    Zhang, Bo
    Li, Zhaoji
    2013 25TH INTERNATIONAL SYMPOSIUM ON POWER SEMICONDUCTOR DEVICES AND ICS (ISPSD), 2013, : 329 - 332
  • [8] A low specific on-resistance SOI LDMOS with a novel junction field plate
    Luo Yin-Chun
    Luo Xiao-Rong
    Hu Gang-Yi
    Fan Yuan-Hang
    Li Peng-Cheng
    Wei Jie
    Tan Qiao
    Zhang Bo
    CHINESE PHYSICS B, 2014, 23 (07)
  • [9] A low specific on-resistance SOI LDMOS with a novel junction field plate
    罗尹春
    罗小蓉
    胡刚毅
    范远航
    李鹏程
    魏杰
    谭桥
    张波
    Chinese Physics B, 2014, 23 (07) : 694 - 698
  • [10] A low on-resistance SOI LDMOS with an elevated internal ring
    Kim, SL
    Yang, HY
    Choi, YI
    Chung, SR
    Han, MK
    PHYSICA SCRIPTA, 1999, T79 : 303 - 306