Low Power Multiplier Using Approximate Adder for Error Tolerant Applications

被引:0
|
作者
Hemanth, C. [1 ]
Sangeetha, R. G. [1 ]
Kademani, Sagar [1 ]
Shahbaz Ali, Meer [1 ]
机构
[1] Vellore Inst Technol Chennai, Sch Elect Engn, Chennai 600127, Tamilnadu, India
关键词
CCAL; CMOS; Error tolerant; Full adder; Multiplier; DESIGN;
D O I
10.1080/03772063.2024.2400265
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In embedded applications and digital signal processing systems, multipliers are crucial components. In these applications, there is an increasing need for energy-efficient circuits. We use an approximate adder for error tolerance in the computational process to improve performance and reduce power consumption. Due to human perceptual constraints, computational errors do not significantly affect applications like image, audio, and video processing. Adiabatic logic (AL), which recycles energy, can also be used to build circuits that require less energy. In this work, we propose a carry save array multiplier employing an approximate adder based on CMOS logic and clocked CMOS adiabatic logic (CCAL) to conserve power. Additionally, using a precise full adder, multiplier parameters like average power and power delay product are calculated and compared with the multiplier. We performed simulations using 180 nm technology in Cadence Virtuoso.
引用
收藏
页码:292 / 302
页数:11
相关论文
共 50 条
  • [31] Approximate Multiplier Architectures for Error Resilient Applications
    Kumar, Uppugunduru Anil
    Chintakunta, Ratna Kumari
    Kumar, Sandeep
    Jamal, K.
    Ahmed, Syed Ershad
    2021 IEEE INTERNATIONAL SYMPOSIUM ON SMART ELECTRONIC SYSTEMS (ISES 2021), 2021, : 89 - 92
  • [32] A low power and high speed approximate adder for image processing applications
    Narmadha, G.
    Deivasigamani, S.
    Balasubadra, K.
    Selvaraj, M.
    JOURNAL OF ENGINEERING RESEARCH, 2022, 10 (1A): : 150 - 160
  • [33] High-Performance and Energy-Efficient Approximate Multiplier for Error-Tolerant Applications
    Kim, Sunghyun
    Kim, Youngmin
    PROCEEDINGS INTERNATIONAL SOC DESIGN CONFERENCE 2017 (ISOCC 2017), 2017, : 278 - 279
  • [34] Low Power Wallace Tree Multiplier Using Modified Full Adder
    Jaiswal, Kokila Bharti
    Kumar, Nithish, V
    Seshadri, Pavithra
    Lakshminarayanan, G.
    2015 3RD INTERNATIONAL CONFERENCE ON SIGNAL PROCESSING, COMMUNICATION AND NETWORKING (ICSCN), 2015,
  • [35] High Speed Error Tolerant Adder for Multimedia Applications
    S. Geetha
    P. Amritvalli
    Journal of Electronic Testing, 2017, 33 : 675 - 688
  • [36] High Speed Error Tolerant Adder for Multimedia Applications
    Geetha, S.
    Amritvalli, P.
    JOURNAL OF ELECTRONIC TESTING-THEORY AND APPLICATIONS, 2017, 33 (05): : 675 - 688
  • [37] ANALYSIS OF APPROXIMATE MULTIPLIER USING 15-4 COMPRESSOR FOR ERROR TOLERANT APPLICATION
    Pabithra, S.
    Nageswari, S.
    2018 INTERNATIONAL CONFERENCE ON CONTROL, POWER, COMMUNICATION AND COMPUTING TECHNOLOGIES (ICCPCCT), 2018, : 410 - 415
  • [38] An accuracy enhanced error tolerant adder with carry prediction for approximate computing
    Kim Y.
    IEIE Transactions on Smart Processing and Computing, 2019, 8 (04): : 324 - 330
  • [39] High-Performance and Energy-Area Efficient Approximate Full Adder for Error Tolerant Applications
    Mohammadi, Akram
    Ghanatghestani, Mokhtar Mohammadi
    Molahosseini, Amir Sabbagh
    Mehrabani, Yavar Safaei
    ECS JOURNAL OF SOLID STATE SCIENCE AND TECHNOLOGY, 2022, 11 (08)
  • [40] A Compact Low-Power Mitchell-Based Error Tolerant Multiplier
    Sultan, Aly
    Hassan, Ali H.
    Mostafa, Hassan
    2018 NEW GENERATION OF CAS (NGCAS), 2018, : 130 - 133