Low Power Multiplier Using Approximate Adder for Error Tolerant Applications

被引:0
|
作者
Hemanth, C. [1 ]
Sangeetha, R. G. [1 ]
Kademani, Sagar [1 ]
Shahbaz Ali, Meer [1 ]
机构
[1] Vellore Inst Technol Chennai, Sch Elect Engn, Chennai 600127, Tamilnadu, India
关键词
CCAL; CMOS; Error tolerant; Full adder; Multiplier; DESIGN;
D O I
10.1080/03772063.2024.2400265
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In embedded applications and digital signal processing systems, multipliers are crucial components. In these applications, there is an increasing need for energy-efficient circuits. We use an approximate adder for error tolerance in the computational process to improve performance and reduce power consumption. Due to human perceptual constraints, computational errors do not significantly affect applications like image, audio, and video processing. Adiabatic logic (AL), which recycles energy, can also be used to build circuits that require less energy. In this work, we propose a carry save array multiplier employing an approximate adder based on CMOS logic and clocked CMOS adiabatic logic (CCAL) to conserve power. Additionally, using a precise full adder, multiplier parameters like average power and power delay product are calculated and compared with the multiplier. We performed simulations using 180 nm technology in Cadence Virtuoso.
引用
收藏
页码:292 / 302
页数:11
相关论文
共 50 条
  • [21] A power and area efficient approximate carry skip adder for error resilient applications
    Patel, Sujit Kumar
    Garg, Bharat
    Rai, Shireesh Kumar
    TURKISH JOURNAL OF ELECTRICAL ENGINEERING AND COMPUTER SCIENCES, 2020, 28 (01) : 443 - 457
  • [22] Design and evaluation of low power and area efficient approximate Booth multipliers for error tolerant applications
    Gundavarapu, Vishal
    Gowtham, P.
    Angeline, A. Anita
    Sasipriya, P.
    MICROPROCESSORS AND MICROSYSTEMS, 2024, 106
  • [23] All pass transformation based variable digital filter design using low power approximate floating point adder and low power compressor based approximate multiplier
    Thilagavathi, P.
    Kumar, S. Senthil
    Gowthami, D.
    Sridevi, A.
    INTEGRATION-THE VLSI JOURNAL, 2025, 102
  • [24] Low-power and high-speed shift-based multiplier for error tolerant applications
    Malek, Sami
    Abdallah, Sarah
    Chehab, Ali
    Elhajj, Imad H.
    Kayssi, Ayman
    MICROPROCESSORS AND MICROSYSTEMS, 2017, 52 : 566 - 574
  • [25] Low Power Karnaugh Map Approximate Adder for Error Compensation in Loop Accumulations
    Yang, Chunmei
    Jiao, Hailong
    17TH IEEE INTERNATIONAL CONFERENCE ON IC DESIGN AND TECHNOLOGY (ICICDT 2019), 2019,
  • [26] A Novel approximate adder with enhanced low-cost carry prediction for error tolerant computing
    Kim Y.
    IEIE Transactions on Smart Processing and Computing, 2019, 8 (06): : 506 - 510
  • [27] A Low-Power Improved-Accuracy Approximate Error-Report-Propagate Adder for DSP Applications
    Farshid Ahmadi
    Mohammad R. Semati
    Hassan Daryanavard
    Circuits, Systems, and Signal Processing, 2023, 42 : 3744 - 3769
  • [28] A Low-Power Improved-Accuracy Approximate Error-Report-Propagate Adder for DSP Applications
    Ahmadi, Farshid
    Semati, Mohammad R.
    Daryanavard, Hassan
    CIRCUITS SYSTEMS AND SIGNAL PROCESSING, 2023, 42 (06) : 3744 - 3769
  • [29] A HIGH-SPEED REVERSIBLE LOW-POWER ERROR TOLERANT ADDER
    Raheem, M. A.
    Gupta, Harsh
    Fatima, Kaleem
    Adil, Osman
    2012 ASIA PACIFIC CONFERENCE ON POSTGRADUATE RESEARCH IN MICROELECTRONICS & ELECTRONICS (PRIMEASIA), 2012, : 178 - 183
  • [30] Low power and area efficient error tolerant adder for image processing application
    Priyadharshni, M.
    Kumaravel, Sundaram
    INTERNATIONAL JOURNAL OF CIRCUIT THEORY AND APPLICATIONS, 2020, 48 (05) : 696 - 708