3D Architecture to Integrate Backside Power Interconnect and Integrated Passive Device for Thermal and Electrical Performance Management of Logic Chip

被引:0
|
作者
Lu, C. -L. [1 ]
Lin, S. -C. [1 ]
Ho, C. -S. [1 ]
Lin, H. -C. [1 ]
Chiu, M. -H. [1 ]
Chuang, C. -H. [1 ]
Lu, M. -C. [1 ]
Lai, W. -Y. [1 ]
Basu, N. [2 ,3 ]
Liao, Miller [2 ,3 ]
Chang, S. -Z. [1 ]
机构
[1] Powerchip Semicond Mfg Corp, R&D, Hsinchu, Taiwan
[2] Natl Taiwan Univ, Grad Sch Adv Technol, Taipei, Taiwan
[3] Natl Taiwan Univ, Dept Mech Engn, Taipei, Taiwan
关键词
D O I
10.1109/VLSITSA60681.2024.10546423
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A novel 3D architecture with backside power delivery network (BSPDN) and embedded 3D high density Si capacitor is proposed with the superior electrical performance and heat dissipation. Typical backside power-via technology with carrier is found to have the thermal dissipation issue. The good concentration of the mimic BSPDN daisy chain (2K contact TSVs) describes the proposed structure is well-connected after carrier with 3D high density Si capacitor and TSV integration by wafer on wafer bonding. The 3D high density (>40% density within chip) Si capacitor which is targeting to implement into carrier has good capacitance (>1.0 mu F/mm2) and small capacitance variation (<8%) under the applied voltage in the range of -2 to 2 V. Moreover, the proposed structure could reduce the temperature around 26% as compared with a typical one from thermal viewpoint. In addition, from the package-level viewpoint, the proposed structure also could reduce the temperature as high as 43%.
引用
收藏
页数:2
相关论文
共 50 条
  • [41] Electrical characterization of integrated passive devices using thin film technology for 3D integration
    Xin SUN
    Yunhui ZHU
    Zhenhua LIU
    Qinghu CUI
    Shenglin MA
    Jing CHEN
    Min MIAO
    Yufeng JIN
    JournalofZhejiangUniversity-ScienceC(Computers&Electronics), 2013, 14 (04) : 235 - 243
  • [42] Electrical characterization of integrated passive devices using thin film technology for 3D integration
    Sun, Xin
    Zhu, Yun-hui
    Liu, Zhen-hua
    Cui, Qing-hu
    Ma, Sheng-lin
    Chen, Jing
    Miao, Min
    Jin, Yu-feng
    JOURNAL OF ZHEJIANG UNIVERSITY-SCIENCE C-COMPUTERS & ELECTRONICS, 2013, 14 (04): : 235 - 243
  • [43] Electrical characterization of integrated passive devices using thin film technology for 3D integration
    Xin Sun
    Yun-hui Zhu
    Zhen-hua Liu
    Qing-hu Cui
    Sheng-lin Ma
    Jing Chen
    Min Miao
    Yu-feng Jin
    Journal of Zhejiang University SCIENCE C, 2013, 14 : 235 - 243
  • [44] A Thermal-Aware Mapping Algorithm for 3D Mesh Network-on-Chip Architecture
    Feng, Gui
    Ge, Fen
    Yu, Shuang
    Wu, Ning
    2013 IEEE 10TH INTERNATIONAL CONFERENCE ON ASIC (ASICON), 2013,
  • [45] Low-power heterogeneous uncore architecture for future 3D chip-multiprocessors
    Dorostkar, Aniseh
    Asad, Arghavan
    Fathy, Mahmood
    Jahed-Modagh, Mohammad Reza
    Mohammadi, Farah
    ETRI JOURNAL, 2018, 40 (06) : 759 - 773
  • [46] Experimental Measurement of the Thermal Performance of a Two-Die 3D Integrated Circuit (3D IC)
    Choobineh, Leila
    Vo, Nick
    Uehling, Trent
    Jain, Ankur
    PROCEEDINGS OF THE ASME INTERNATIONAL TECHNICAL CONFERENCE AND EXHIBITION ON PACKAGING AND INTEGRATION OF ELECTRONIC AND PHOTONIC MICROSYSTEMS, 2013, VOL 2, 2014,
  • [47] Thermal management in 3d networks-on-chip using dynamic link sharing
    Keramati, Mahsa
    Modarressi, Mehdi
    Rezaei, Seyed Hossein Seyedahaei
    MICROPROCESSORS AND MICROSYSTEMS, 2017, 52 : 69 - 79
  • [48] A full chip scale numerical simulation method for thermal management of 3D IC
    Wang, Ningyu
    Jin, Yufeng
    Pi, Yudan
    Wang, Wei
    2016 17TH INTERNATIONAL CONFERENCE ON ELECTRONIC PACKAGING TECHNOLOGY (ICEPT), 2016, : 690 - 693
  • [49] Analysis of Thermal Cycling Testing for a 3D Integrated Package with Inter-Chip Microbumps
    Wang, Qiang
    Xie, Weidong
    Ahmad, Mudasir
    2013 14TH INTERNATIONAL CONFERENCE ON ELECTRONIC PACKAGING TECHNOLOGY (ICEPT), 2013, : 1243 - 1249
  • [50] Monolithic 3D Chip Integrated with 500ns NVM, 3ps Logic Circuits and SRAM
    Shen, Chang-Hong
    Shieh, Jia-Min
    Wu, Tsung-Ta
    Huang, Wen-Hsien
    Yang, Chih-Chao
    Wan, Chih-Jen
    Lin, Chein-Din
    Wang, Hsing-Hsiang
    Chen, Bo-Yuan
    Huang, Guo-Wei
    Lien, Yu-Chung
    Wong, Simon
    Wang, Chieh
    Lai, Yin-Chieh
    Chen, Chien-Fu
    Chang, Meng-Fan
    Hu, Chenming
    Yang, Fu-Liang
    2013 IEEE INTERNATIONAL ELECTRON DEVICES MEETING (IEDM), 2013,