A novel IFPWM-based all-digital transmitter architecture and FPGA implementation

被引:0
|
作者
Mehboob, Rahman [1 ]
Ul Haque, Muhammad Fahim [1 ]
Malik, Tahir [1 ]
Johansson, Ted [2 ]
机构
[1] NED Univ Engn & Technol, Dept Telecommun Engn, Karachi, Pakistan
[2] Uppsala Univ, Dept Elect Engn, Div Solid State Elect, Box 65, SE-75103 Uppsala, Sweden
关键词
all-digital transmitter (ADT); FPGA; IF-PWMT; MGT; M-PWM; RF-PWMT;
D O I
10.1002/cta.4123
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
The software-defined radio (SDR) concept for wireless communications provides flexibility and simplicity, replacing most of the analog air interfaces. With all-digital transmitters (ADT), the entire signal chain, from user input to frequency upconversion, can be implemented in the digital (programmable) domain, making it an ideal platform for SDR. ADTs depend heavily on the bitrate of the serializer to generate a specific frequency band with good Adjacent Channel Leakage Ratio (ACLR), however, the transmission frequency achieved is lower than half of the serializer's bitrate.In this paper, we present a scalable ADT architecture capable of generating higher transmission frequencies with state-of-the-art comparable ACLR and relatively low implementation complexity. A modified Pulse-Width Pulse-Position Modulation (M-PWPM) scheme, based on the RF-PWM principle, is derived, which provides an improved ACLR and Error Vector Magnitude (EVM). The proposed transmitter architecture implemented on an Field-Programmable Gate Array (FPGA) achieves ACLR of 32 dB and EVM below 2% at 14.72 GHz Tx frequency for a 20 MHz LTE signal. The obtained transmission frequency was achieved using a serializer operating at 28 Gbps, which is for the first time beyond the half of the serializer's bitrate. The proposed ADT architecture has the potential to be used with serializers beyond 28 Gbps bitrate, hence, achieving even higher transmission frequencies. In an ADT, the entire signal chain, from user input and baseband processing to frequency up-conversion, is in the digital domain, providing significant advantages over transmitters having analog front-end. In this paper, we present an ADT architecture employing heterodyne principle that achieves a transmission frequency beyond half of the serializer bit-rate and show its implementation on an FPGA having a serializer bit-rate of upto 28 Gbps. image
引用
收藏
页码:466 / 476
页数:11
相关论文
共 50 条
  • [41] All-Digital implementation of an FM modulator
    Andreevna, Tcelishcheva Marina
    Sergeevich, Polovnikov Alexander
    Romanovich, SnurnitsinVasiliy
    2014 12TH INTERNATIONAL CONFERENCE ON ACTUAL PROBLEMS OF ELECTRONICS INSTRUMENT ENGINEERING (APEIE), 2014,
  • [42] VHDL simulation and modeling of an all-digital RF transmitter
    Staszewski, RB
    Staszewski, R
    Balsara, PT
    FIFTH INTERNATIONAL WORKSHOP ON SYSTEM-ON-CHIP FOR REAL-TIME APPLICATIONS, PROCEEDINGS, 2005, : 233 - 238
  • [43] An all-digital phase-locked loop demodulator based on FPGA
    Gong, X. F.
    Cui, Z. D.
    2017 3RD INTERNATIONAL CONFERENCE ON APPLIED MATERIALS AND MANUFACTURING TECHNOLOGY (ICAMMT 2017), 2017, 242
  • [44] FPGA-based All-digital Software Defined Radio Receiver
    Prata, Andre
    Oliveira, Arnaldo S. R.
    Carvalho, Nuno Borges
    2015 25TH INTERNATIONAL CONFERENCE ON FIELD PROGRAMMABLE LOGIC AND APPLICATIONS, 2015,
  • [45] A Dual-Band RF All-Digital Transmitter Based on MPWM Encoding
    Yang, Si Yuan
    Yang, Jun
    Huang, Li Ying
    Bai, Jin Liang
    Zhang, Xiu Yin
    IEEE TRANSACTIONS ON MICROWAVE THEORY AND TECHNIQUES, 2022, 70 (03) : 1745 - 1756
  • [46] Digital OFDM Transmitter Architecture and FPGA Design
    Cui, Xiaoxin
    Yu, Dunshan
    2009 IEEE 8TH INTERNATIONAL CONFERENCE ON ASIC, VOLS 1 AND 2, PROCEEDINGS, 2009, : 477 - 480
  • [47] The Design of All-Digital Polar Transmitter Based on ADPLL and Phase Synchronized ΔΣ Modulator
    Chen, Jian
    Rong, Liang
    Jonsson, Fredrik
    Yang, Geng
    Zheng, Li-Rong
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2012, 47 (05) : 1154 - 1164
  • [48] The Implement of Digital Front End in All-Digital Quadrature RF Transmitter
    Wang, ChenYang
    Shen, Yilei
    Xue, Pan
    Hong, Zhiliang
    2017 IEEE 12TH INTERNATIONAL CONFERENCE ON ASIC (ASICON), 2017, : 900 - 903
  • [49] An FPGA-based All-Digital Transmitter with 28-GHz Time-Interleaved Delta-Sigma Modulation
    Tanio, Masaaki
    Hori, Shinichi
    Tawa, Noriaki
    Yamase, Tomoyuki
    Kunihiro, Kazuaki
    2016 IEEE MTT-S INTERNATIONAL MICROWAVE SYMPOSIUM (IMS), 2016,
  • [50] Agile All-Digital RF Transceiver Implemented in FPGA
    Cordeiro, R. F.
    Prata, Andre
    Oliveira, Arnaldo S. R.
    Vieira, Jose M. N.
    De Carvalho, N. B.
    IEEE TRANSACTIONS ON MICROWAVE THEORY AND TECHNIQUES, 2017, 65 (11) : 4229 - 4240