A novel IFPWM-based all-digital transmitter architecture and FPGA implementation

被引:0
|
作者
Mehboob, Rahman [1 ]
Ul Haque, Muhammad Fahim [1 ]
Malik, Tahir [1 ]
Johansson, Ted [2 ]
机构
[1] NED Univ Engn & Technol, Dept Telecommun Engn, Karachi, Pakistan
[2] Uppsala Univ, Dept Elect Engn, Div Solid State Elect, Box 65, SE-75103 Uppsala, Sweden
关键词
all-digital transmitter (ADT); FPGA; IF-PWMT; MGT; M-PWM; RF-PWMT;
D O I
10.1002/cta.4123
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
The software-defined radio (SDR) concept for wireless communications provides flexibility and simplicity, replacing most of the analog air interfaces. With all-digital transmitters (ADT), the entire signal chain, from user input to frequency upconversion, can be implemented in the digital (programmable) domain, making it an ideal platform for SDR. ADTs depend heavily on the bitrate of the serializer to generate a specific frequency band with good Adjacent Channel Leakage Ratio (ACLR), however, the transmission frequency achieved is lower than half of the serializer's bitrate.In this paper, we present a scalable ADT architecture capable of generating higher transmission frequencies with state-of-the-art comparable ACLR and relatively low implementation complexity. A modified Pulse-Width Pulse-Position Modulation (M-PWPM) scheme, based on the RF-PWM principle, is derived, which provides an improved ACLR and Error Vector Magnitude (EVM). The proposed transmitter architecture implemented on an Field-Programmable Gate Array (FPGA) achieves ACLR of 32 dB and EVM below 2% at 14.72 GHz Tx frequency for a 20 MHz LTE signal. The obtained transmission frequency was achieved using a serializer operating at 28 Gbps, which is for the first time beyond the half of the serializer's bitrate. The proposed ADT architecture has the potential to be used with serializers beyond 28 Gbps bitrate, hence, achieving even higher transmission frequencies. In an ADT, the entire signal chain, from user input and baseband processing to frequency up-conversion, is in the digital domain, providing significant advantages over transmitters having analog front-end. In this paper, we present an ADT architecture employing heterodyne principle that achieves a transmission frequency beyond half of the serializer bit-rate and show its implementation on an FPGA having a serializer bit-rate of upto 28 Gbps. image
引用
收藏
页码:466 / 476
页数:11
相关论文
共 50 条
  • [31] The Implementation of a New All-Digital Phase-Locked Loop on an FPGA and its Testing in a Complete Wireless Transceiver Architecture
    Tarar, Munir Ahmad
    Sun, Ji
    Sampson, Adam
    Wilcox, Ryan
    Chen, Zhizhang
    2009 7TH ANNUAL COMMUNICATION NETWORKS AND SERVICES RESEARCH CONFERENCE, 2009, : 238 - +
  • [32] All-digital reverse modulation architecture based carrier recovery implementation for GMSK and compatible FQPSK
    Univ of California at Davis, Davis, United States
    IEEE Trans Broadcast, 1 (55-62):
  • [33] An Outphasing Architecture Based on Parallel Radio Frequency-Pulse Width Modulation Method for All-Digital Transmitter
    Wang, Xu
    Zhou, Qiang
    Wang, Min
    Fu, Haoyang
    ELECTRONICS, 2024, 13 (02)
  • [34] FPGA-based all-digital resolver-digital conversion algorithm
    Zhao, Pin-Zhi
    Yang, Gui-Jie
    Harbin Gongye Daxue Xuebao/Journal of Harbin Institute of Technology, 2010, 42 (12): : 1911 - 1915
  • [35] All-digital reverse modulation architecture based carrier recovery implementation for GMSK and compatible FQPSK
    Gao, W
    Feher, K
    IEEE TRANSACTIONS ON BROADCASTING, 1996, 42 (01) : 55 - 62
  • [36] An All-Digital Offset PLL Architecture
    Staszewski, Robert Bogdan
    Vemulapalli, Sudheer
    Waheed, Khurram
    2010 IEEE RADIO FREQUENCY INTEGRATED CIRCUITS RFIC SYMPOSIUM, 2010, : 17 - 20
  • [37] Efficient implementation of all-digital interpolation
    Vrcelj, B
    Vaidyanathan, PP
    IEEE TRANSACTIONS ON IMAGE PROCESSING, 2001, 10 (11) : 1639 - 1646
  • [38] An All-Digital PWM Transmitter With Enhanced Phase Resolution
    Pasha, Muhammad Touqir
    Ul Haque, Muhammad Fahim
    Ahmad, Jahanzeb
    Johansson, Ted
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2018, 65 (11) : 1634 - 1638
  • [39] An all-digital transmitter with a 1-bit DAC
    Venkataraman, Jagadish
    Collins, Oliver
    IEEE TRANSACTIONS ON COMMUNICATIONS, 2007, 55 (10) : 1951 - 1962
  • [40] A comparison of all-digital transmitter architectures for cellular handsets
    Hamidovic, D.
    Markovic, J.
    Preyler, P.
    Mayer, C.
    Huemer, M.
    Springer, A.
    2019 27TH AUSTROCHIP WORKSHOP ON MICROELECTRONICS (AUSTROCHIP), 2019, : 14 - 20