Multiplexer & Memory Efficient Bit-Reversal Algorithms

被引:0
|
作者
Reddy, Basamgari Bhanu Prakash [1 ]
Kumar, Nitish [1 ]
Kandpal, Kavindra [1 ]
Goswami, Manish [1 ]
机构
[1] IIIT Allahabad, ECE Dept, Prayagraj, India
关键词
Bit reversal; memory; multiplexers; counters; CIRCUIT;
D O I
10.1109/APCCAS60141.2023.00061
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
This paper presents novel approaches for obtaining bit reversal. Bit reversal plays a prominent role in Fast Fourier Transform (FFT) algorithm. It is used to sort out the FFT algorithm's output, which often is in a bit-reversed order [1]. The proposed circuits consist of memories, multiplexers, counters and a bit-reversal circuit. This paper also proposes several single & dual memory-based bit-reversal circuits. The designs consume less memory and provides less latency for the calculation of bitreversal. For N (Number of inputs) = 32 & P (Number of parallel paths) = 2, the proposed approach uses 3-4 % less memory and provides 25% less latency. The proposed designs are valid for all values of N & P.
引用
收藏
页码:236 / 240
页数:5
相关论文
共 50 条