Design of a hardware-efficient floating-point multiplier with dynamic segmentation

被引:0
|
作者
Tegazzini, Luca [1 ]
Di Meo, Gennaro [1 ]
De Caro, Davide [1 ]
Strollo, Antonio G. M. [1 ]
机构
[1] Univ Napoli Federico II, DIETI, Naples, Italy
关键词
Approximate computing; floating-point multiplier; low-power;
D O I
10.1109/PRIME61930.2024.10559705
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In this paper, we present a novel low-power floating-point multiplier design that leverages dynamic segmentation to enhance efficiency. Our approach approximates the mantissa product through a simple addition of dynamically extracted input segments, supplemented by an additional correction term implemented through a small, hardwired lookup table. Compared to previous proposals, our FPM shows optimal results in terms of the power-accuracy trade-off, with power savings exceeding 85% compared to an exact implementation. The proposed multiplier offers remarkable performance in image processing applications, with Structural Similarity Index (SSIM) values approaching 1 and Peak Signal-to-Noise Ratio (PSNR) reaching up to 66dB.
引用
收藏
页数:4
相关论文
共 50 条
  • [31] Variable-Precision Approximate Floating-Point Multiplier for Efficient Deep Learning Computation
    Zhang, Hao
    Ko, Seok-Bum
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2022, 69 (05) : 2503 - 2507
  • [32] Design of Efficient Floating-Point Convolution Module for Embedded System
    Li, Jiao
    Zhou, Xinjing
    Wang, Binbin
    Shen, Huaming
    Ran, Feng
    ELECTRONICS, 2021, 10 (04) : 1 - 15
  • [33] Area Efficient Floating-Point Adder and Multiplier with IEEE-754 Compatible Semantics
    Ehliar, Andreas
    PROCEEDINGS OF THE 2014 INTERNATIONAL CONFERENCE ON FIELD-PROGRAMMABLE TECHNOLOGY (FPT), 2014, : 131 - 138
  • [34] Hardware Implementation of 24-bit Vedic Multiplier in 32-bit Floating-Point Divider
    Hanuman, C. R. S.
    Kamala, J.
    2018 4TH INTERNATIONAL CONFERENCE ON ELECTRICAL, ELECTRONICS AND SYSTEM ENGINEERING (ICEESE), 2018, : 60 - 64
  • [35] Improved Approximate Multipliers for Single-Precision Floating-Point Hardware Design
    da Costa, Patricia
    Pereira, Pedro T. L.
    Abreu, Brunno A.
    Paim, Guilherme
    da Costa, Eduardo
    Bampi, Sergio
    2022 IEEE 13TH LATIN AMERICAN SYMPOSIUM ON CIRCUITS AND SYSTEMS (LASCAS), 2022, : 9 - 12
  • [36] Booth-Encoded Karatsuba: A Novel Hardware-Efficient Multiplier
    Jain, Riya
    Pahwa, Khushbu
    Pandey, Neeta
    ADVANCES IN ELECTRICAL AND ELECTRONIC ENGINEERING, 2021, 19 (03) : 272 - 281
  • [37] HEALM: Hardware-Efficient Approximate Logarithmic Multiplier with Reduced Error
    Yu, Shuyuan
    Tasnim, Maliha
    Tan, Sheldon X. -D.
    27TH ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE, ASP-DAC 2022, 2022, : 37 - 42
  • [38] Hardware Design of a Binary Integer Decimal-based Floating-point Adder
    Tsen, Charles
    Gonzalez-Navarro, Sonia
    Schulte, Michael
    2007 IEEE INTERNATIONAL CONFERENCE ON COMPUTER DESIGN, VOLS, 1 AND 2, 2007, : 288 - +
  • [39] Hardware-efficient approximate multiplier architectures for media processing applications
    Uppugunduru, Anil Kumar
    Ahmed, Syed Ershad
    CIRCUIT WORLD, 2022, 48 (02) : 223 - 232
  • [40] A Hardware-Efficient BCH Encoder Design
    Hsieh, Jui-Hung
    Hung, King-Chu
    Li, Hong-chi
    2016 IEEE INTERNATIONAL CONFERENCE ON CONSUMER ELECTRONICS-TAIWAN (ICCE-TW), 2016, : 367 - 368