Low-Power Charge Trap Flash Memory with MoS2 Channel for High-Density In-Memory Computing

被引:1
|
作者
Kim, Yeong Kwon [1 ]
Park, Sangyong [2 ]
Choi, Junhwan [3 ]
Park, Hamin [4 ]
Jang, Byung Chul [1 ]
机构
[1] Kyungpook Natl Univ, Sch Elect & Elect Engn, 80 Daehakro, Daegu 41566, South Korea
[2] Sungkyunkwan Univ, Dept Semicond & Display Engn, Suwon 16419, South Korea
[3] Dankook Univ, Dept Chem Engn, 152 Jukjeon ro, Yongin 16890, Gyeonggi Do, South Korea
[4] Kwangwoon Univ, Dept Elect Engn, 20 Gwangun ro, Seoul 01897, South Korea
关键词
3D NAND flash; in-memory computing; MoS2; multi-bits technology; TRANSISTOR; SYSTEM; ARRAY;
D O I
10.1002/adfm.202405670
中图分类号
O6 [化学];
学科分类号
0703 ;
摘要
With the rise of on-device artificial intelligence (AI) technology, the demand for in-memory comptuing has surged for data-intensive tasks on edge devices. However, on-device AI requires high-density, low-power memory-based computing to efficiently handle large data volumes. Here, this study proposes a reliable multilevel, high gate-coupling ratio memory device with MoS2 channel tailored for high-density 3D NAND Flash-based in-memory computing. The MoS2 channel, featured by its small bandgap and high-mobility, facilitates reliable memory window of approximately 8 V thanks to erase operation through hole injection. This not only suppresses vertical charge loss but also alleviates the burden on voltage generator circuits, indicating the suitability of MoS2 as channel material for 3D NAND Flash architecture. Additionally, a low-k (approximate to 2.2) tunneling layer deposited via initiated chemical vapor deposition increases the gate-coupling ratio, thereby reducing the operating voltage. Utilizing Au nanoparticles as the charge storage layer, MoS2 memory devices show synaptic plasticity with 6-bit, endurance (10(4) cycles), read disturbance (10(5) cycles), and retention times (10(5) s). Furthermore, device-to-system simulations for neural networks based on MoS2-memory devices have successfully achieved a fingerprint recognition of 95.8%. These results provide the foundation to develop multi-bit MoS2-memory devices for AI accelerators and 3D NAND Flash memory.
引用
收藏
页数:10
相关论文
共 50 条
  • [21] Cell Devices for High-Density Flash Memory
    Lee, Jong-Ho
    Kim, Young Min
    Bae, Sung-Ho
    Han, Kyung-Rok
    Cho, Il-Hwan
    2008 9TH INTERNATIONAL CONFERENCE ON SOLID-STATE AND INTEGRATED-CIRCUIT TECHNOLOGY, VOLS 1-4, 2008, : 819 - +
  • [22] Trends in high-density flash memory technologies
    Kobayashi, T
    Kurata, H
    Kimura, K
    IEICE TRANSACTIONS ON ELECTRONICS, 2004, E87C (10): : 1656 - 1663
  • [23] Tunable Charge-Trap Memory Based on Few-Layer MoS2
    Zhang, Enze
    Wang, Weiyi
    Zhang, Cheng
    Jin, Yibo
    Zhu, Guodong
    Sun, Qingqing
    Zhang, David Wei
    Zhou, Peng
    Xiu, Faxian
    ACS NANO, 2015, 9 (01) : 612 - 619
  • [24] Schottky barrier memory based on heterojunction bandgap engineering for high-density and low-power retention
    Kim, Hyangwoo
    Kim, Yijoon
    Oh, Kyounghwan
    Park, Ju Hong
    Baek, Chang-Ki
    DISCOVER NANO, 2024, 19 (01)
  • [25] A Large Window Nonvolatile Transistor Memory for High-Density and Low-Power Vertical NAND Storage Enabled by Ferroelectric Charge Pumping
    Zhao, Zijian
    Qin, Yixin
    Duan, Jiahui
    Lee, Yushan
    Lim, Suhwan
    Kim, Kijoon
    Kim, Kwangsoo
    Kim, Wanki
    Ha, Daewon
    Narayanan, Vijaykrishnan
    Ni, Kai
    IEEE ELECTRON DEVICE LETTERS, 2024, 45 (12) : 2554 - 2556
  • [26] A Low-Power Spike Detector Using In-Memory Computing for Event-based Neural Frontend
    Ke, Ye
    Basu, Arindam
    2024 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, ISCAS 2024, 2024,
  • [27] Giant Ferroelectric Resistance Switching Controlled by a Modulatory Terminal for Low-Power Neuromorphic In-Memory Computing
    Xue, Fei
    He, Xin
    Wang, Zhenyu
    Retamal, Jose Ramon Duran
    Chai, Zheng
    Jing, Lingling
    Zhang, Chenhui
    Fang, Hui
    Chai, Yang
    Jiang, Tao
    Zhang, Weidong
    Alshareef, Husam N.
    Ji, Zhigang
    Li, Lain-Jong
    He, Jr-Hau
    Zhang, Xixiang
    ADVANCED MATERIALS, 2021, 33 (21)
  • [28] HIGH-DENSITY STATIC ESFI MOS MEMORY CELLS
    GOSER, K
    POMPER, M
    TIHANYI, J
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1974, SC 9 (05) : 234 - 238
  • [29] Novel vertical channel double gate structures for high density and low power flash memory applications
    Huang Ru
    Zhou FaLong
    Cai YiMao
    Wu DaKe
    Zhang Xing
    SCIENCE IN CHINA SERIES F-INFORMATION SCIENCES, 2008, 51 (06): : 799 - 806
  • [30] Novel vertical channel double gate structures for high density and low power flash memory applications
    Ru Huang
    FaLong Zhou
    YiMao Cai
    DaKe Wu
    Xing Zhang
    Science in China Series F: Information Sciences, 2008, 51 : 799 - 806