Low-Power Charge Trap Flash Memory with MoS2 Channel for High-Density In-Memory Computing

被引:1
|
作者
Kim, Yeong Kwon [1 ]
Park, Sangyong [2 ]
Choi, Junhwan [3 ]
Park, Hamin [4 ]
Jang, Byung Chul [1 ]
机构
[1] Kyungpook Natl Univ, Sch Elect & Elect Engn, 80 Daehakro, Daegu 41566, South Korea
[2] Sungkyunkwan Univ, Dept Semicond & Display Engn, Suwon 16419, South Korea
[3] Dankook Univ, Dept Chem Engn, 152 Jukjeon ro, Yongin 16890, Gyeonggi Do, South Korea
[4] Kwangwoon Univ, Dept Elect Engn, 20 Gwangun ro, Seoul 01897, South Korea
关键词
3D NAND flash; in-memory computing; MoS2; multi-bits technology; TRANSISTOR; SYSTEM; ARRAY;
D O I
10.1002/adfm.202405670
中图分类号
O6 [化学];
学科分类号
0703 ;
摘要
With the rise of on-device artificial intelligence (AI) technology, the demand for in-memory comptuing has surged for data-intensive tasks on edge devices. However, on-device AI requires high-density, low-power memory-based computing to efficiently handle large data volumes. Here, this study proposes a reliable multilevel, high gate-coupling ratio memory device with MoS2 channel tailored for high-density 3D NAND Flash-based in-memory computing. The MoS2 channel, featured by its small bandgap and high-mobility, facilitates reliable memory window of approximately 8 V thanks to erase operation through hole injection. This not only suppresses vertical charge loss but also alleviates the burden on voltage generator circuits, indicating the suitability of MoS2 as channel material for 3D NAND Flash architecture. Additionally, a low-k (approximate to 2.2) tunneling layer deposited via initiated chemical vapor deposition increases the gate-coupling ratio, thereby reducing the operating voltage. Utilizing Au nanoparticles as the charge storage layer, MoS2 memory devices show synaptic plasticity with 6-bit, endurance (10(4) cycles), read disturbance (10(5) cycles), and retention times (10(5) s). Furthermore, device-to-system simulations for neural networks based on MoS2-memory devices have successfully achieved a fingerprint recognition of 95.8%. These results provide the foundation to develop multi-bit MoS2-memory devices for AI accelerators and 3D NAND Flash memory.
引用
收藏
页数:10
相关论文
共 50 条
  • [1] Experimental Demonstration of HfO2-based Ferroelectric FET with MoS2 Channel for High-Density and Low-Power Memory Application
    Xian, Jiawen
    Chang, Wen Hsin
    Saraya, Takuya
    Hiramoto, Toshiro
    Irisawa, Toshifumi
    Kobayashi, Masaharu
    2021 SILICON NANOELECTRONICS WORKSHOP (SNW), 2021, : 23 - 24
  • [2] Charge-trap synaptic device with polycrystalline silicon channel for low power in-memory computing
    Park, Min-Kyu
    Hwang, Joon
    Kim, Soomin
    Shin, Wonjun
    Shim, Wonbo
    Bae, Jong-Ho
    Lee, Jong-Ho
    Cho, Seongjae
    SCIENTIFIC REPORTS, 2024, 14 (01):
  • [3] Demonstration of In-Memory Biosignal Analysis: Novel High-Density and Low-Power 3D Flash Memory Array for Arrhythmia Detection
    Kim, Jangsaeng
    Im, Jiseong
    Shin, Wonjun
    Lee, Soochang
    Oh, Seongbin
    Kwon, Dongseok
    Jung, Gyuweon
    Choi, Woo Young
    Lee, Jong-Ho
    ADVANCED SCIENCE, 2024, 11 (26)
  • [4] Reservoir Computing with Charge-Trap Memory Based on a MoS2 Channel for Neuromorphic Engineering
    Farronato, Matteo
    Mannocci, Piergiulio
    Melegari, Margherita
    Ricci, Saverio
    Compagnoni, Christian Monzio
    Ielmini, Daniele
    ADVANCED MATERIALS, 2023, 35 (37)
  • [5] Implementation of Boolean Logic Functions in Charge Trap Flash for In-Memory Computing
    Lee, Jaehong
    Park, Byung-Gook
    Kim, Yoon
    IEEE ELECTRON DEVICE LETTERS, 2019, 40 (09) : 1358 - 1361
  • [6] The Opportunity of Negative Capacitance Behavior in Flash Memory for High-Density and Energy-Efficient In-Memory Computing Applications
    Kim, Taeho
    Kim, Giuk
    Lee, Young Kyu
    Ko, Dong Han
    Hwang, Junghyeon
    Lee, Sangho
    Shin, Hunbeom
    Jeong, Yeongseok
    Jung, Seong-Ook
    Jeon, Sanghun
    ADVANCED FUNCTIONAL MATERIALS, 2023, 33 (07)
  • [7] Low-Power Nonvolatile Charge Storage Memory Based on MoS2 and an Ultrathin Polymer Tunneling Dielectric
    Woo, Myung Hun
    Jang, Byung Chul
    Choi, Junhwan
    Lee, Khang June
    Shin, Gwang Hyuk
    Seong, Hyejeong
    Im, Sung Gap
    Choi, Sung-Yool
    ADVANCED FUNCTIONAL MATERIALS, 2017, 27 (43)
  • [8] CMOS-compatible ferroelectric NAND flash memory for high-density, low-power, and high-speed three-dimensional memory
    Kim, Min-Kyu
    Kim, Ik-Jyae
    Lee, Jang-Sik
    SCIENCE ADVANCES, 2021, 7 (03)
  • [9] A Low-Power and High-Density Associative Memory in 28 nm CMOS Technology
    Annovi, Alberto
    Calderini, Giovanni
    Crescioli, Francesco
    De Canio, Francesco
    Frontini, Luca
    Kubota, Takashi
    Liberali, Valentino
    Luciano, Pierluigi
    Palla, Fabrizio
    Shojaii, Seyed Ruhollah
    Sotiropoulou, Calliope-Louisa
    Stabile, Alberto
    Traversi, Gianluca
    2017 6TH INTERNATIONAL CONFERENCE ON MODERN CIRCUITS AND SYSTEMS TECHNOLOGIES (MOCAST), 2017,
  • [10] A triple-level cell charge trap flash memory device with CVD-grown MoS2
    Kim, Minkyung
    Park, Eunpyo
    Park, Jongkil
    Kim, Jaewook
    Jeong, YeonJoo
    Lee, Suyoun
    Kim, Inho
    Park, Jong-Keuk
    Park, Sung-Yun
    Kwak, Joon Young
    RESULTS IN PHYSICS, 2022, 38