A 0.6V 10-bit 20kHz Capacitor Splitting Bypass Window SAR ADC for Biomedical Applications

被引:1
|
作者
Sun, Kangkang [1 ]
Yan, Feng [1 ]
Wu, Huan [1 ]
Liu, Jingjing [1 ]
机构
[1] Sun Yat Sen Univ, Sch Elect & Commun Engn, Shenzhen, Peoples R China
关键词
Analog-to-digital converter; successive approximation; capacitor splitting; bypass window; low power;
D O I
10.1109/APCCAS60141.2023.00065
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
This paper proposes a fully differential 10-bit energy-efficient successive approximation register (SAR) analog-to-digital converter (ADC) that uses bypass window quantization technique based on multiple splits of the most significant bit (A1SB) capacitor. Capacitor splitting of the digital-to-analog converter (DAC) is used to set up bypass windows. For signals within the bypass window range, some intermediate quantization are skipped to achieve lower power consumption and higher linearity. The proposed SAR ADC with bypass windows is designed using a standard 180nm CMOS technology. Simulation results show that the average power consumption of the capacitor array is only 72.08CV(REF)(2). The differential nonlinearity (DNL) and integral nonlinearity (1NL) are within 0.33 LSB and 0.25 LSB, respectively. With 0.6V supply and 20.83 kHz sampling rate, the effective number of bits (ENOB) of the ADC reaches 9.72 bits, and the figure of merit (FoN1) is 2.56 fj/con.-step.
引用
收藏
页码:256 / 260
页数:5
相关论文
共 50 条
  • [41] A 10-bit 16-MS/s Ultra Low Power SAR ADC for IoT Applications
    Yan, Na
    Kang, Cheng
    Mu, Geng
    Chen, Sizheng
    Wang, Maodong
    Min, Hao
    2018 14TH IEEE INTERNATIONAL CONFERENCE ON SOLID-STATE AND INTEGRATED CIRCUIT TECHNOLOGY (ICSICT), 2018, : 759 - 761
  • [42] A 10-Bit 50-MS/s 11.9μW SAR ADC with CM Biased Capacitor Switching Method
    Naidu, Pragada V. Satya Challayya
    Chaudhary, Priyanka
    Anudeep, Manchikatla
    Kumar, Ashish
    2016 INTERNATIONAL CONFERENCE ON INVENTIVE COMPUTATION TECHNOLOGIES (ICICT), VOL 1, 2016, : 540 - 545
  • [43] A 10-bit 100-MS/s SAR ADC With Capacitor Swapping Technique in 90-nm CMOS
    Chung, Yung-Hui
    Shih, Song-You
    2017 INTERNATIONAL SYMPOSIUM ON VLSI DESIGN, AUTOMATION AND TEST (VLSI-DAT), 2017,
  • [44] A 10-BIT 0.5 V 100 kS/s SAR ADC WITH A NEW RAIL-TO-RAIL COMPARATOR FOR ENERGY LIMITED APPLICATIONS
    Inanlou, Reza
    Yavari, Mohammad
    JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2014, 23 (02)
  • [45] A Low Energy Consumption 10-Bit 100kS/s SAR ADC with Timing Control Adaptive Window
    Kung, Chih-Yuan
    Huang, Chun-Po
    Li, Chia-Chuan
    Chang, Soon-Jyh
    2018 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2018,
  • [46] A 0.6 V 10 bit 120 kS/s SAR ADC for Implantable Multichannel Neural Recording
    Tong, Xingyuan
    Wang, Ronghua
    2017 IEEE BIOMEDICAL CIRCUITS AND SYSTEMS CONFERENCE (BIOCAS), 2017,
  • [47] A 0.5-V 1.28-MS/s 10-bit SAR ADC With Switching Detect Logic
    Cheng, Yu-Wei
    Tang, Kea-Tiong
    2015 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2015, : 293 - 296
  • [48] A 0.3 V 10-bit 1.17 f SAR ADC With Merge and Split Switching in 90 nm CMOS
    Lin, Jin-Yi
    Hsieh, Chih-Cheng
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2015, 62 (01) : 70 - 79
  • [49] A 10-Bit Self-Clocked SAR ADC With Enhanced Energy Efficiency for Multi-Sensor Applications
    Liu, Shubin
    Shen, Yi
    Wang, Jingyu
    Zhu, Zhangming
    IEEE SENSORS JOURNAL, 2018, 18 (10) : 4223 - 4233
  • [50] A 10-Bit Differential Ultra-Low-Power SAR ADC with an Enhanced MSB Capacitor-Split Switching Technique
    Sreenivasulu Polineni
    M. S. Bhat
    Arulalan Rajan
    Arabian Journal for Science and Engineering, 2019, 44 : 2345 - 2353