Low-Power Encoder and Compressor Design for Approximate Radix-8 Booth Multiplier

被引:0
|
作者
Kim, Jiwoo [1 ]
Park, Gunho [1 ]
Lee, Youngjoo [1 ]
机构
[1] POSTECH, Dept Elect Engn, Pohang, South Korea
基金
新加坡国家研究基金会;
关键词
Approximate computing; approximate Booth multiplier; approximate Booth encoder; approximate compressor;
D O I
10.1109/ISCAS58744.2024.10558596
中图分类号
TP39 [计算机的应用];
学科分类号
081203 ; 0835 ;
摘要
In this paper, we propose an innovative design for low-power approximate radix-8 Booth multipliers, presenting a promising solution to significantly reduce power consumption in error-resilient signal processing applications. The approach simultaneously approximates both the partial product generation and accumulation stages using an approximate Booth encoder and a 4-2 compressor, achieving substantial energy savings compared to previous designs. Extensive simulations on FIR filtering and image classification validate the method, demonstrating the proposed approximate Booth multiplier's attractive trade-offs between energy efficiency and accuracy. Experimental results show a remarkable 20% energy reduction compared to the traditional exact Booth multiplier in FIR filtering and image classification, with negligible accuracy loss.
引用
收藏
页数:5
相关论文
共 50 条
  • [11] Low-Power and High-Speed Approximate Multiplier Design with a Tree Compressor
    Yang, Tongxin
    Ukezono, Tomoaki
    Sato, Toshinori
    2017 IEEE 35TH INTERNATIONAL CONFERENCE ON COMPUTER DESIGN (ICCD), 2017, : 89 - 96
  • [12] Efficient Design for Radix-8 Booth Multiplier and Its Application in Lifting 2-D DWT
    Mohanty, Basant Kumar
    Choubey, Abhishek
    CIRCUITS SYSTEMS AND SIGNAL PROCESSING, 2017, 36 (03) : 1129 - 1149
  • [13] Efficient Design for Radix-8 Booth Multiplier and Its Application in Lifting 2-D DWT
    Basant Kumar Mohanty
    Abhishek Choubey
    Circuits, Systems, and Signal Processing, 2017, 36 : 1129 - 1149
  • [14] Exploration of low area-high speed by hybrid method of Radix-8 Booth encoding and Vedic multiplier
    Kalaiselvi, C. M.
    Sabeenian, R. S.
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2025, 122 (03)
  • [15] A new high speed and low power decoder/encoder for Radix-4 Booth multiplier
    Ghasemi, Mir Majid
    Fathi, Amir
    Mousazadeh, Morteza
    Khoei, Abdollah
    INTERNATIONAL JOURNAL OF CIRCUIT THEORY AND APPLICATIONS, 2021, 49 (07) : 2199 - 2213
  • [16] Design of High Performance and Low Power Multiplier using Modified Booth Encoder
    Prathiba, R.
    Sandhya, P.
    Varun, R.
    2016 INTERNATIONAL CONFERENCE ON ELECTRICAL, ELECTRONICS, AND OPTIMIZATION TECHNIQUES (ICEEOT), 2016, : 794 - 798
  • [17] A radix-8 CMOS S/390 multiplier
    Schwarz, EM
    Averill, RM
    Sigal, LJ
    13TH IEEE SYMPOSIUM ON COMPUTER ARITHMETIC, PROCEEDINGS, 1997, : 2 - 9
  • [18] Design of an Improved Low-Power and High-Speed Booth Multiplier
    Ahsan Rafiq
    Shabbir Majeed Chaudhry
    Circuits, Systems, and Signal Processing, 2021, 40 : 5500 - 5532
  • [19] Design of an Improved Low-Power and High-Speed Booth Multiplier
    Rafiq, Ahsan
    Chaudhry, Shabbir Majeed
    CIRCUITS SYSTEMS AND SIGNAL PROCESSING, 2021, 40 (11) : 5500 - 5532
  • [20] Formal Verification of Booth Radix-8 and Radix-16 Multipliers
    Temel, Mertcan
    2024 DESIGN, AUTOMATION & TEST IN EUROPE CONFERENCE & EXHIBITION, DATE, 2024,