Modelling and simulation of hetero-dielectric surrounding gate TFET

被引:0
|
作者
Anand I.V. [1 ]
Samuel T.S.A. [1 ]
Vimala P. [2 ]
Shenbagavalli A. [1 ]
机构
[1] Department of ECE, National Engineering College, Kovilpatti
[2] Department of ECE, Dayananda Sagar College of Engineering, Bengaluru
关键词
Band to band tunnelling; Electric flux; Intensity; ON current;
D O I
10.4028/www.scientific.net/jnanor.62.47
中图分类号
学科分类号
摘要
Analytical modelling for a tri material cylindrical gate tunnel FET is developed in this paper. Poisson equation and parabolic approximation technique are employed to develop the analytical model of the proposed device. Inorder to eliminate the influence of short channel effects and the leakage current, a surrounding gate with three different work function materials is used. Stacked dielectric or hetero-dielectric is used to improve the ON current of device. Performance of the device has been analyzed with different gate material lengths such as 10 nm, 15 nm and 20 nm. The developed 2-D mathematical model is used to obtain results like drain current, surface potential and electrical field in the vertical and lateral direction. From the results, a reduction in the device limitations is inferred and the leakage current is also considerably reduced. It has been found from the presented results that the proposed device structure Tri Material Cylindrical Gate Tunnel FET (TM CG TFET) provides the improved ON state current (10-3A/μm) and reduced OFF state current (10-14A/μm). The accuracy of the results and characteristics of the device are evaluated using TCAD simulations. © 2020 Trans Tech Publications Ltd, Switzerland.
引用
收藏
页码:47 / 58
页数:11
相关论文
共 50 条
  • [31] Performance Analysis of Heterojunction and Hetero Dielectric Triple Material Double Gate TFET
    C. Sheeja Herobin Rani
    R. Solomon Roach
    T. S. Arun Samuel
    S. Edwin Lawrence
    Silicon, 2022, 14 : 5827 - 5834
  • [32] Performance Enhancement of GAA Multi-Gate Nanowire with Asymmetric Hetero-Dielectric Oxide
    Yadav, Ritu
    Ahuja, Kiran
    Rathee, Davinder S.
    SILICON, 2022, 14 (05) : 1935 - 1946
  • [33] Impact of Hetero-Dielectric Ferroelectric Gate Stack on Analog/RF Performance of Tunnel FET
    Zare, Malihe
    Peyravi, Fateme
    Hosseini, Seyed Ebrahim
    JOURNAL OF ELECTRONIC MATERIALS, 2020, 49 (09) : 5638 - 5646
  • [34] Performance Analysis of TFET Using Si0.35Ge0.65/Si Hetero-junction Hetero-dielectric with Buried Oxide Layer
    Turkane, Satish M.
    Ansari, Abdul H.
    2018 2ND IEEE GLOBAL CONFERENCE ON WIRELESS COMPUTING AND NETWORKING (GCWCN - 2018), VOL II, 2018, : 91 - 97
  • [35] Improvement of electrical performance in junctionless nanowire TFET using hetero-gate-dielectric
    Rahimian, Morteza
    Fathipour, Morteza
    MATERIALS SCIENCE IN SEMICONDUCTOR PROCESSING, 2017, 63 : 142 - 152
  • [36] TCAD Simulation of the Doping-Less TFET with Ge/SiGe/Si Hetero-Junction and Hetero-Gate Dielectric for the Enhancement of Device Performance
    Han, Tao
    Liu, Hongxia
    Chen, Shupeng
    Wang, Shulong
    Xie, Haiwu
    COATINGS, 2020, 10 (03)
  • [37] Gate-Induced Drain Leakage Reduction in Cylindrical Dual-Metal Hetero-Dielectric Gate All Around MOSFET
    Rewari, Sonam
    Nath, Vandana
    Haldar, Subhasis
    Deswal, S. S.
    Gupta, R. S.
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2018, 65 (01) : 3 - 10
  • [38] Representation of an Improved Heterostructure Junctionless Tunneling FET Based on the Drain/Gate Oxide and Hetero-Dielectric Engineering
    Abedini, Maryam
    Ziabari, Seyed Ali Sedigh
    Eskandarian, Abdollah
    JOURNAL OF ELECTRONIC MATERIALS, 2019, 48 (09) : 5865 - 5874
  • [39] Representation of an Improved Heterostructure Junctionless Tunneling FET Based on the Drain/Gate Oxide and Hetero-Dielectric Engineering
    Maryam Abedini
    Seyed Ali Sedigh Ziabari
    Abdollah Eskandarian
    Journal of Electronic Materials, 2019, 48 : 5865 - 5874
  • [40] A physics-based threshold voltage model for hetero-dielectric dual material gate Schottky barrier MOSFET
    Kumar, Prashanth
    Bhowmick, Brinda
    INTERNATIONAL JOURNAL OF NUMERICAL MODELLING-ELECTRONIC NETWORKS DEVICES AND FIELDS, 2018, 31 (05)