Modelling and simulation of hetero-dielectric surrounding gate TFET

被引:0
|
作者
Anand I.V. [1 ]
Samuel T.S.A. [1 ]
Vimala P. [2 ]
Shenbagavalli A. [1 ]
机构
[1] Department of ECE, National Engineering College, Kovilpatti
[2] Department of ECE, Dayananda Sagar College of Engineering, Bengaluru
关键词
Band to band tunnelling; Electric flux; Intensity; ON current;
D O I
10.4028/www.scientific.net/jnanor.62.47
中图分类号
学科分类号
摘要
Analytical modelling for a tri material cylindrical gate tunnel FET is developed in this paper. Poisson equation and parabolic approximation technique are employed to develop the analytical model of the proposed device. Inorder to eliminate the influence of short channel effects and the leakage current, a surrounding gate with three different work function materials is used. Stacked dielectric or hetero-dielectric is used to improve the ON current of device. Performance of the device has been analyzed with different gate material lengths such as 10 nm, 15 nm and 20 nm. The developed 2-D mathematical model is used to obtain results like drain current, surface potential and electrical field in the vertical and lateral direction. From the results, a reduction in the device limitations is inferred and the leakage current is also considerably reduced. It has been found from the presented results that the proposed device structure Tri Material Cylindrical Gate Tunnel FET (TM CG TFET) provides the improved ON state current (10-3A/μm) and reduced OFF state current (10-14A/μm). The accuracy of the results and characteristics of the device are evaluated using TCAD simulations. © 2020 Trans Tech Publications Ltd, Switzerland.
引用
收藏
页码:47 / 58
页数:11
相关论文
共 50 条
  • [21] Performance investigation of electrode work-function engineered hetero-dielectric buried oxide vertical TFET
    Narwal, Seema
    Chauhan, Sudakar Singh
    IET CIRCUITS DEVICES & SYSTEMS, 2019, 13 (07) : 1027 - 1031
  • [22] Design and analysis of hetero-dielectric Junctionless-TFET(JL-TFET) with N+ pocket as label free biosensors
    Kumawat, Meghna
    Gopal, Girdhar
    Varma, Tarun
    PHYSICA SCRIPTA, 2024, 99 (04)
  • [23] Length scaling of Hetero-gate dielectric SOI PNPN TFET
    Bhowmick, Brinda
    Baishya, Srimanta
    Kar, Rajsekhar
    2011 ANNUAL IEEE INDIA CONFERENCE (INDICON-2011): ENGINEERING SUSTAINABLE SOLUTIONS, 2011,
  • [24] Investigation of Novel Low Bandgap Source Material for Hetero-dielectric GAA-TFET with Enhanced Performance
    Afreen Anamul Haque
    Varun Mishra
    Yogesh Kumar Verma
    Santosh Kumar Gupta
    Silicon, 2022, 14 : 8785 - 8792
  • [25] Investigation of Novel Low Bandgap Source Material for Hetero-dielectric GAA-TFET with Enhanced Performance
    Haque, Afreen Anamul
    Mishra, Varun
    Verma, Yogesh Kumar
    Gupta, Santosh Kumar
    SILICON, 2022, 14 (14) : 8785 - 8792
  • [26] Performance optimization of high-K pocket hetero-dielectric TFET using improved geometry design
    Elshamy, Abdelrahman
    Shaker, Ahmed
    Elogail, Yasmine
    Salem, Marwa S.
    El Sabbagh, Mona
    ALEXANDRIA ENGINEERING JOURNAL, 2024, 91 : 30 - 38
  • [27] Performance Enhancement of GAA Multi-Gate Nanowire with Asymmetric Hetero-Dielectric Oxide
    Ritu Yadav
    Kiran Ahuja
    Davinder S. Rathee
    Silicon, 2022, 14 : 1935 - 1946
  • [28] Impact of Hetero-Dielectric Ferroelectric Gate Stack on Analog/RF Performance of Tunnel FET
    Malihe Zare
    Fateme Peyravi
    Seyed Ebrahim Hosseini
    Journal of Electronic Materials, 2020, 49 : 5638 - 5646
  • [29] Modified Hetero-Gate-Dielectric TFET for Improved Analog and Digital Performance
    Elnaggar, Mohamed
    Shaker, Ahmed
    Fedawy, Mostafa
    PROCEEDINGS OF 2018 13TH INTERNATIONAL CONFERENCE ON COMPUTER ENGINEERING AND SYSTEMS (ICCES), 2018, : 683 - 687
  • [30] Performance Analysis of Heterojunction and Hetero Dielectric Triple Material Double Gate TFET
    Rani, C. Sheeja Herobin
    Roach, R. Solomon
    Samuel, T. S. Arun
    Lawrence, S. Edwin
    SILICON, 2022, 14 (11) : 5827 - 5834