Low Power CMOS Design Technique for Power Switches Gating

被引:0
|
作者
Rahman, Azizur [1 ]
Kuriakose, Eldhose [1 ]
Rajasekar, B. [1 ]
机构
[1] Sathyabama Univ, Dept Elect & Commun Engn, Madras 600119, Tamil Nadu, India
关键词
CMOS; Power-Gating; VLSI; Fine grain; course grain;
D O I
暂无
中图分类号
O [数理科学和化学]; P [天文学、地球科学]; Q [生物科学]; N [自然科学总论];
学科分类号
07 ; 0710 ; 09 ;
摘要
Power-gating is a low-power design technique to reduce leakage power. It has gained popularity in sub-100-nm CMOS designs, where leakage power is a major contributor to the overall power consumption. It utilizes power switches to power-down the logic blocks during the idle mode to reduce leakage power consumption. Power switches are used as a part of the power-gating technique to reduce the leakage power of a design. To the best of our knowledge, this is the first report in open literature to show a systematic diagnosis method for accurately diagnosing power switches. The proposed diagnosis method utilizes the recently proposed design-for-test solution for efficient testing of power switches in the presence of process, voltage, and temperature variation. It divides power switches into segments such that any faulty power switch is detectable, thereby achieving high diagnosis accuracy. This paper proposes that the analysis of Fine grain technique and Coarse grain techniques and result will be done by using the Tanner EDA tool 13.0, and calculate the power consumption.
引用
收藏
页码:222 / 230
页数:9
相关论文
共 50 条
  • [41] Low Power Design of Johnson Counter Using Clock Gating
    Ismail, Sani Md.
    Rahman, A. B. M. Saadmaan
    Islam, Farha Tamanna
    2012 15TH INTERNATIONAL CONFERENCE ON COMPUTER AND INFORMATION TECHNOLOGY (ICCIT), 2012, : 510 - 517
  • [42] Design of a Low Power DSP with Distributed and Early Clock Gating
    王兵
    王琴
    彭瑞华
    付宇卓
    Journal of Shanghai Jiaotong University, 2007, (05) : 610 - 617
  • [43] Low power network processor design using clock gating
    Luo, Y
    Yu, J
    Yang, J
    Bhuyan, L
    42ND DESIGN AUTOMATION CONFERENCE, PROCEEDINGS 2005, 2005, : 712 - 715
  • [44] Low-power CMOS digital design with dual embedded adaptive power
    Kuroda, T
    Hamada, M
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2000, 35 (04) : 652 - 655
  • [45] Design of Ultra-Low-Power CMOS Class E Power Amplifier
    Singh, Jyoti
    Agarwal, Megha
    Mardi, Vinita
    Ray, Madhu
    Prasad, Deepak
    Nath, Vijay
    Mishra, Manish
    PROCEEDINGS OF THE INTERNATIONAL CONFERENCE ON MICROELECTRONICS, COMPUTING & COMMUNICATION SYSTEMS, MCCS 2015, 2018, 453 : 317 - 326
  • [46] Design of a low power DSP with distributed and early clock gating
    Wang, Bing
    Wang, Qin
    Peng, Rui-Hua
    Fu, Yu-Zhuo
    Journal of Shanghai Jiaotong University (Science), 2007, 12 E (05) : 610 - 617
  • [47] Design and Analysis of Low Power CMOS ECG Amplifier
    Verma, K. K.
    Shukla, S. N.
    Jaiswal, Sanjay Kumar
    Verma, Kumkum
    2016 INTERNATIONAL CONFERENCE ON EMERGING TRENDS IN ELECTRICAL ELECTRONICS & SUSTAINABLE ENERGY SYSTEMS (ICETEESES), 2016, : 334 - 336
  • [48] Low Power Clock Generator Design With CMOS Signaling
    Fan, Yongping
    Young, Ian A.
    IEEE Open Journal of the Solid-State Circuits Society, 2021, 1 : 162 - 170
  • [49] Design Topologies For Low Power Cmos Full Adder
    Devadas, M.
    Kishore, K. Lal
    PROCEEDINGS OF THE 2017 INTERNATIONAL CONFERENCE ON INVENTIVE SYSTEMS AND CONTROL (ICISC 2017), 2017, : 493 - 496
  • [50] Low power CMOS NAND gate using DVS and Mutithreshold CMOS technique
    Chauhan, Prithviraj Singh
    Maheshwari, Nidhi
    Panda, Debendra Kumar
    2017 IEEE INTERNATIONAL CONFERENCE ON INFORMATION, COMMUNICATION, INSTRUMENTATION AND CONTROL (ICICIC), 2017,