Low Power CMOS Design Technique for Power Switches Gating

被引:0
|
作者
Rahman, Azizur [1 ]
Kuriakose, Eldhose [1 ]
Rajasekar, B. [1 ]
机构
[1] Sathyabama Univ, Dept Elect & Commun Engn, Madras 600119, Tamil Nadu, India
关键词
CMOS; Power-Gating; VLSI; Fine grain; course grain;
D O I
暂无
中图分类号
O [数理科学和化学]; P [天文学、地球科学]; Q [生物科学]; N [自然科学总论];
学科分类号
07 ; 0710 ; 09 ;
摘要
Power-gating is a low-power design technique to reduce leakage power. It has gained popularity in sub-100-nm CMOS designs, where leakage power is a major contributor to the overall power consumption. It utilizes power switches to power-down the logic blocks during the idle mode to reduce leakage power consumption. Power switches are used as a part of the power-gating technique to reduce the leakage power of a design. To the best of our knowledge, this is the first report in open literature to show a systematic diagnosis method for accurately diagnosing power switches. The proposed diagnosis method utilizes the recently proposed design-for-test solution for efficient testing of power switches in the presence of process, voltage, and temperature variation. It divides power switches into segments such that any faulty power switch is detectable, thereby achieving high diagnosis accuracy. This paper proposes that the analysis of Fine grain technique and Coarse grain techniques and result will be done by using the Tanner EDA tool 13.0, and calculate the power consumption.
引用
收藏
页码:222 / 230
页数:9
相关论文
共 50 条
  • [31] Dynamic power reduction through clock gating technique for low power memory applications
    Srivatsava, G. S. R.
    Singh, Pooran
    Gaggar, Siddharth
    Vishvakarma, Santosh Kumar
    2015 IEEE INTERNATIONAL CONFERENCE ON ELECTRICAL, COMPUTER AND COMMUNICATION TECHNOLOGIES, 2015,
  • [32] Design of adiabatic sequential circuits using power gating technique
    Zhou, Dong
    Hu, Jianping
    Wang, Ling
    2007 IEEE NORTH-EAST WORKSHOP ON CIRCUITS AND SYSTEMS, 2007, : 167 - 170
  • [33] Low power CMOS power amplifier design for RFID and the Internet of Things
    Zhao, Chenyuan
    Liu, Jian
    Shen, Fangyang
    Yi, Yang
    COMPUTERS & ELECTRICAL ENGINEERING, 2016, 52 : 157 - 170
  • [34] Low power CMOS level shifters by bootstrapping technique
    Tan, SC
    Sun, XW
    ELECTRONICS LETTERS, 2002, 38 (16) : 876 - 878
  • [35] An encoding technique for low power CMOS implementations of controllers
    Martínez, M
    Avedillo, MJ
    Quintana, JM
    Koegst, M
    Rülke, S
    Süsse, H
    DESIGN, AUTOMATION AND TEST IN EUROPE CONFERENCE AND EXHIBITION, 2002 PROCEEDINGS, 2002, : 1083 - 1083
  • [36] New dual-Vth assignment technique for design of low power CMOS adder
    Fakir, Kausar
    Mande, Sudhakar S.
    International Journal of Power Electronics, 2024, 20 (04) : 301 - 317
  • [37] Nanomechanical switches for power saving in CMOS applications
    Czaplewski, D. A.
    Kraus, G. M.
    Nordquist, C. D.
    ELECTRONICS LETTERS, 2009, 45 (11) : 550 - U34
  • [38] Simple Design Technique for Realizing Low-Voltage Low-Power CMOS Current Multiplier
    Tangjit, Jetwara
    Satansup, Jetsdaporn
    Tangsrirat, Worapong
    Surakampontorn, Wanlop
    2015 7th International Conference on Information Technology and Electrical Engineering (ICITEE), 2015, : 110 - 113
  • [39] Low-Voltage Low-Power CMOS Design
    Dokic, Branko L.
    Pesic-Brdanin, Tatjana
    Cavka, Drago
    2016 INTERNATIONAL SYMPOSIUM ON INDUSTRIAL ELECTRONICS (INDEL), 2016,
  • [40] Low Leakage Charge Recycling Power Gating Structure for CMOS VLSI Circuits
    Kavitha, M.
    Govindaraj, T.
    INFORMACIJE MIDEM-JOURNAL OF MICROELECTRONICS ELECTRONIC COMPONENTS AND MATERIALS, 2015, 45 (01): : 66 - 72