A Novel Error Detection Strategy for a Low Power Low Noise All-Digital Phase-Locked Loop

被引:0
|
作者
Nanda, Umakanta [1 ]
机构
[1] Silicon Inst Technol, Dept Elect & Commun Engn, Bhubaneswar 751024, Orissa, India
关键词
All-Digital Phase-Locked Loop; Phase and Frequency Error Detector; Phase Locked Loop; Injection Pulling;
D O I
10.1166/jolpe.2016.1416
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In an all-digital phase-locked loop (ADPLL), time-to-digital converter (TDC) is a paramount block. Nevertheless, design issues and solutions to resolve them always increase the complexity of the system. A novel strategy to handle the frequency error detection in a type-II ADPLL architecture is analyzed in this work. This strategy has several advantages of scalability and integration and reduces complexity up to a greater extent than conventional AD-PLLs. Consequently, this strategy enhances its applicability in less stringent applications like PLL based frequency synthesizers. Mathematical analysis showing the advantages in choosing this strategy to detect the phase error is demonstrated. The theoretical and simulated phase noise analysis is also provided and compared with the conventional technique. The power consumption of the PLL using this proposed strategy is as low as 1.9 mW.
引用
收藏
页码:30 / 34
页数:5
相关论文
共 50 条
  • [41] An Ultra-Low-Power 2.4 GHz All-Digital Phase-Locked Loop With Injection-Locked Frequency Multiplier and Continuous Frequency Tracking
    Rehman, Muhammad Riaz Ur
    Hejazi, Arash
    Ali, Imran
    Asif, Muhammad
    Oh, Seongjin
    Kumar, Pervesh
    Pu, Younggun
    Yoo, Sang-Sun
    Hwang, Keum Cheol
    Yang, Youngoo
    Jung, Yeonjae
    Huh, Hyungki
    Kim, Seokkee
    Yoo, Joon-Mo
    Lee, Kang-Yoon
    IEEE ACCESS, 2021, 9 : 152984 - 152992
  • [42] A Novel Hardware-Based All-Digital Phase-Locked Loop Applied to Grid-Connected Power Converters
    Geng, Hua
    Xu, Dewei
    Wu, Bian
    IEEE TRANSACTIONS ON INDUSTRIAL ELECTRONICS, 2011, 58 (05) : 1737 - 1745
  • [43] An All-Digital Phase-Locked Loop with a Multi-Delay-Switching TDC
    Su, Chung-Cheng
    Lin, Cheng-Chung
    Hung, Chung-Chih
    2017 INTERNATIONAL SYMPOSIUM ON VLSI DESIGN, AUTOMATION AND TEST (VLSI-DAT), 2017,
  • [44] An all-digital phase-locked loop for high-speed clock generation
    Chung, CC
    Lee, CY
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2003, 38 (02) : 347 - 351
  • [45] A Fully Synthesizable All-Digital Phase-Locked Loop with Parametrized and Portable Architecture
    Khalirbaginov, Rustam
    PROCEEDINGS OF THE 2021 IEEE CONFERENCE OF RUSSIAN YOUNG RESEARCHERS IN ELECTRICAL AND ELECTRONIC ENGINEERING (ELCONRUS), 2021, : 1987 - 1990
  • [46] An all-digital phase-locked loop with high-resolution for SoC applications
    Sheng, Duo
    Chung, Ching-Che
    Lee, Chen-Yi
    2006 INTERNATIONAL SYMPOSIUM ON VLSI DESIGN, AUTOMATION, AND TEST (VLSI-DAT), PROCEEDINGS OF TECHNICAL PAPERS, 2006, : 207 - +
  • [47] An all-digital phase-locked loop (ADPLL)-based clock recovery circuit
    Hsu, TY
    Shieh, BJ
    Lee, CY
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1999, 34 (08) : 1063 - 1073
  • [48] All-Digital Phase-Locked Loop in Single Flux Quantum Circuit Technology
    Cong, Haolin
    Pedram, Massoud
    IEEE TRANSACTIONS ON APPLIED SUPERCONDUCTIVITY, 2022, 32 (03)
  • [49] Design and analysis of adaptive-bandwidth all-digital phase-locked loop
    Chau, Yawgeng A.
    Chen, Chen-Feng
    Tsai, Kwn-Dai
    2007 INTERNATIONAL SYMPOSIUM ON INTELLIGENT SIGNAL PROCESSING AND COMMUNICATION SYSTEMS, VOLS 1 AND 2, 2007, : 5 - 8
  • [50] Design and analysis of all-digital full-hardware phase-locked loop
    Liu, Yajing
    Fan, Yu
    Diangong Jishu Xuebao/Transactions of China Electrotechnical Society, 2015, 30 (02): : 172 - 179