A Novel Error Detection Strategy for a Low Power Low Noise All-Digital Phase-Locked Loop

被引:0
|
作者
Nanda, Umakanta [1 ]
机构
[1] Silicon Inst Technol, Dept Elect & Commun Engn, Bhubaneswar 751024, Orissa, India
关键词
All-Digital Phase-Locked Loop; Phase and Frequency Error Detector; Phase Locked Loop; Injection Pulling;
D O I
10.1166/jolpe.2016.1416
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In an all-digital phase-locked loop (ADPLL), time-to-digital converter (TDC) is a paramount block. Nevertheless, design issues and solutions to resolve them always increase the complexity of the system. A novel strategy to handle the frequency error detection in a type-II ADPLL architecture is analyzed in this work. This strategy has several advantages of scalability and integration and reduces complexity up to a greater extent than conventional AD-PLLs. Consequently, this strategy enhances its applicability in less stringent applications like PLL based frequency synthesizers. Mathematical analysis showing the advantages in choosing this strategy to detect the phase error is demonstrated. The theoretical and simulated phase noise analysis is also provided and compared with the conventional technique. The power consumption of the PLL using this proposed strategy is as low as 1.9 mW.
引用
收藏
页码:30 / 34
页数:5
相关论文
共 50 条
  • [31] An All-Digital Phase-Locked Loop Compiler with Liberty Timing Files
    Chung, Ching-Che
    Sheng, Duo
    Chen, Chen-Han
    2014 INTERNATIONAL SYMPOSIUM ON VLSI DESIGN, AUTOMATION AND TEST (VLSI-DAT), 2014,
  • [32] CMOS high-resolution all-digital phase-locked loop
    Mokhtari, E
    Sawan, M
    Proceedings of the 46th IEEE International Midwest Symposium on Circuits & Systems, Vols 1-3, 2003, : 221 - 224
  • [33] All-Digital Phase-Locked Loop with an Adaptive Bandwidth Design Procedure
    Chau, Yawgeng A.
    Chen, Chen-Feng
    2009 INTERNATIONAL SYMPOSIUM ON INTELLIGENT SIGNAL PROCESSING AND COMMUNICATION SYSTEMS (ISPACS 2009), 2009, : 89 - 92
  • [34] Jitter Optimisation in a Generalised All-Digital Phase-Locked Loop Model
    Koskin, Eugene
    Bisiaux, Pierre
    Galayko, Dimitri
    Blokhina, Elena
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2021, 68 (01) : 77 - 81
  • [35] An FPGA-Based Linear All-Digital Phase-Locked Loop
    Kumm, Martin
    Klingbeil, Harald
    Zipf, Peter
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2010, 57 (09) : 2487 - 2497
  • [36] An All-Digital Optical Phase-Locked Loop Suitable for Satellite Downlinks
    Panasiewicz, Jognes
    Arab, Nisrine
    Destic, Fabien
    Pacheco, Gefeson M.
    Rissons, Angelique
    PHOTONICS, 2023, 10 (12)
  • [37] An All-Digital Phase-Locked Loop with Dynamic Phase Control for Fast Locking
    Chuang, Yun-Chen
    Tsai, Sung-Lin
    Liu, Cheng-En
    Lin, Tsung-Hsien
    2012 IEEE ASIAN SOLID STATE CIRCUITS CONFERENCE (A-SSCC), 2012, : 297 - 300
  • [38] Exploring Circuit Adaptation for Yield Optimization of Low-Power All-Digital Phase-Locked Loops
    Yu, Guo
    Li, Peng
    JOURNAL OF LOW POWER ELECTRONICS, 2010, 6 (01) : 115 - 125
  • [39] A Low Supply Voltage All-Digital Phase-Locked Loop With a Bootstrapped and Forward Interpolation Digitally Controlled Oscillator
    Liu, Jen-Chieh
    Li, Yu-Ping
    IEEE ACCESS, 2021, 9 : 39717 - 39726
  • [40] A Noise Reconfigurable All-Digital Phase-Locked Loop Using a Switched Capacitor-Based Frequency-Locked Loop and a Noise Detector
    Jang, Taekwang
    Jeong, Seokhyeon
    Jeon, Dongsuk
    Choo, Kyojin David
    Sylvester, Dennis
    Blaauw, David
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2018, 53 (01) : 50 - 65