共 50 条
- [41] A Floating Body Cell (FBC) fully compatible with 90nm CMOS Technology(CMOS IV) for 128Mb SOI DRAM IEEE INTERNATIONAL ELECTRON DEVICES MEETING 2005, TECHNICAL DIGEST, 2005, : 317 - 320
- [43] Evolution of engineering change and repair technology in high performance multichip modules at IBM IEEE TRANSACTIONS ON ADVANCED PACKAGING, 1999, 22 (02): : 129 - 135
- [46] Fully integrated 56 nm DRAM technology for 1 gb DRAM 2007 SYMPOSIUM ON VLSI TECHNOLOGY, DIGEST OF TECHNICAL PAPERS, 2007, : 190 - +
- [47] A 0.11 μm DRAM Technology for 4Gb DRAM and beyond SOLID-STATE AND INTEGRATED-CIRCUIT TECHNOLOGY, VOLS 1 AND 2, PROCEEDINGS, 2001, : 178 - 182
- [48] Discussing DRAM and CMOS scaling with inventor Bob Dennard IEEE DESIGN & TEST OF COMPUTERS, 2008, 25 (02): : 188 - 191