THE EVOLUTION OF IBM CMOS DRAM TECHNOLOGY

被引:40
|
作者
ADLER, E [1 ]
DEBROSSE, JK [1 ]
GEISSLER, SF [1 ]
HOLMES, SJ [1 ]
JAFFE, MD [1 ]
JOHNSON, JB [1 ]
KOBURGER, CW [1 ]
LASKY, JB [1 ]
LLOYD, B [1 ]
MILES, GL [1 ]
NAKOS, JS [1 ]
NOBLE, WP [1 ]
VOLDMAN, SH [1 ]
ARMACOST, M [1 ]
FERGUSON, R [1 ]
机构
[1] IBM CORP,E FISHKILL FACIL,DIV MICROELECTR,HOPEWELL JCT,NY 12533
关键词
D O I
10.1147/rd.391.0167
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
The development of DRAM at IBM produced many novel processes and sophisticated analysis methods. Improvements in lithography and innovative process features reduced the cell size by a factor of 18.8 in the time between the 4Mb and 256Mb generations. The original substrate plate trench cell used in the 4Mb chip is still the basis of the 256Mb technology being developed today. This paper describes some of the more important and interesting innovations introduced in IBM CMOS DRAMs. Among them, shallow-trench isolation, I-line and deep-UV (DUV) lithography, titanium salicidation, tungsten stud contacts, retrograde n-well, and planarized back-end-of-line (BEOL) technology are core elements of current state-of-the-art logic technology described in other papers in this issue. The DRAM specific features described are borderless contacts, the trench capacitor, trench-isolated cell devices, and the ''strap.'' Finally, the methods for study and control of leakage mechanisms which degrade DRAM retention time are described.
引用
收藏
页码:167 / 188
页数:22
相关论文
共 50 条
  • [41] A Floating Body Cell (FBC) fully compatible with 90nm CMOS Technology(CMOS IV) for 128Mb SOI DRAM
    Minami, Y
    Shino, T
    Sakamoto, A
    Higashi, T
    Kusunoki, N
    Fujita, K
    Hatsuda, K
    Ohsawa, T
    Aoki, N
    Tanimoto, H
    Morikado, M
    Nakajima, H
    Inoh, K
    Hamamoto, T
    Nitayama, A
    IEEE INTERNATIONAL ELECTRON DEVICES MEETING 2005, TECHNICAL DIGEST, 2005, : 317 - 320
  • [42] Evolution of substrate noise generation mechanisms with CMOS technology scaling
    Badaroglu, M
    Wambacq, P
    Van der Plas, G
    Donnay, S
    Gielen, GGE
    De Man, HJ
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2006, 53 (02) : 296 - 305
  • [43] Evolution of engineering change and repair technology in high performance multichip modules at IBM
    Perfecto, ED
    Ray, SK
    Wassick, TA
    Stoller, H
    IEEE TRANSACTIONS ON ADVANCED PACKAGING, 1999, 22 (02): : 129 - 135
  • [44] PRINTER TECHNOLOGY IN IBM
    NICKEL, TY
    KANIA, FJ
    IBM JOURNAL OF RESEARCH AND DEVELOPMENT, 1981, 25 (05) : 755 - 765
  • [45] Channel engineering using RTA prior to the gate oxidation for high density DRAM with single gate CMOS technology
    Son, JH
    Lee, SH
    Lee, JS
    Lee, Y
    SOLID-STATE ELECTRONICS, 2001, 45 (01) : 7 - 12
  • [46] Fully integrated 56 nm DRAM technology for 1 gb DRAM
    Park, Y. K.
    Lee, S. H.
    Lee, J. W.
    Lee, J. Y.
    Han, S. H.
    Lee, E. C.
    Kim, S. Y.
    Han, J.
    Sung, J. H.
    Cho, Y. J.
    Jun, J. Y.
    Lee, D. J.
    Kim, K. H.
    Kim, D. K.
    Yang, S. C.
    Song, B. Y.
    Sung, Y. S.
    Byun, H. S.
    Yang, W. S.
    Lee, K. H.
    Park, S. H.
    Hwang, C. S.
    Chung, T. Y.
    Lee, W. S.
    2007 SYMPOSIUM ON VLSI TECHNOLOGY, DIGEST OF TECHNICAL PAPERS, 2007, : 190 - +
  • [47] A 0.11 μm DRAM Technology for 4Gb DRAM and beyond
    Kim, K
    Park, JS
    SOLID-STATE AND INTEGRATED-CIRCUIT TECHNOLOGY, VOLS 1 AND 2, PROCEEDINGS, 2001, : 178 - 182
  • [48] Discussing DRAM and CMOS scaling with inventor Bob Dennard
    Dennard, Bob
    Wagner, Ken
    IEEE DESIGN & TEST OF COMPUTERS, 2008, 25 (02): : 188 - 191
  • [49] 15158A SP6T RF switch based on IBM SOI CMOS technology
    程知群
    颜国国
    倪文华
    朱丹丹
    徐文华
    李进
    陈帅
    刘国华
    Journal of Semiconductors, 2016, (05) : 114 - 117
  • [50] 15158A SP6T RF switch based on IBM SOI CMOS technology
    Cheng Zhiqun
    Yan Guoguo
    Ni Wayne
    Zhu Dandan
    Ni Hannah
    Li Jin
    Chen Shuai
    Liu Guohua
    JOURNAL OF SEMICONDUCTORS, 2016, 37 (05)