THE EVOLUTION OF IBM CMOS DRAM TECHNOLOGY

被引:40
|
作者
ADLER, E [1 ]
DEBROSSE, JK [1 ]
GEISSLER, SF [1 ]
HOLMES, SJ [1 ]
JAFFE, MD [1 ]
JOHNSON, JB [1 ]
KOBURGER, CW [1 ]
LASKY, JB [1 ]
LLOYD, B [1 ]
MILES, GL [1 ]
NAKOS, JS [1 ]
NOBLE, WP [1 ]
VOLDMAN, SH [1 ]
ARMACOST, M [1 ]
FERGUSON, R [1 ]
机构
[1] IBM CORP,E FISHKILL FACIL,DIV MICROELECTR,HOPEWELL JCT,NY 12533
关键词
D O I
10.1147/rd.391.0167
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
The development of DRAM at IBM produced many novel processes and sophisticated analysis methods. Improvements in lithography and innovative process features reduced the cell size by a factor of 18.8 in the time between the 4Mb and 256Mb generations. The original substrate plate trench cell used in the 4Mb chip is still the basis of the 256Mb technology being developed today. This paper describes some of the more important and interesting innovations introduced in IBM CMOS DRAMs. Among them, shallow-trench isolation, I-line and deep-UV (DUV) lithography, titanium salicidation, tungsten stud contacts, retrograde n-well, and planarized back-end-of-line (BEOL) technology are core elements of current state-of-the-art logic technology described in other papers in this issue. The DRAM specific features described are borderless contacts, the trench capacitor, trench-isolated cell devices, and the ''strap.'' Finally, the methods for study and control of leakage mechanisms which degrade DRAM retention time are described.
引用
收藏
页码:167 / 188
页数:22
相关论文
共 50 条
  • [31] THOMSON ENTERS DRAM BUSINESS WITH BOOST FROM OKI AND IBM
    GALLAGHER, RT
    ELECTRONICSWEEK, 1984, 57 (26): : 40 - &
  • [32] IBM AND SIEMENS HERALD 64-MILLION BIT DRAM
    WATERBURY, RC
    INTECH, 1992, 39 (08) : 226 - 226
  • [33] DESIGN TECHNOLOGY FOR ASIC DRAM
    HAYASHI, M
    MURAKAMI, Y
    TERASAKA, T
    FUKAMACHI, T
    MORIMOTO, K
    TORIMARU, Y
    MOCHIZUKI, D
    SHARP TECHNICAL JOURNAL, 1988, (39): : 63 - 66
  • [34] Scaling trends in DRAM technology
    Bronner, G
    2004 IEEE WORKSHOP ON MICROELECTRONIC AND ELECTRON DEVICES, 2004, : 19 - 19
  • [35] CMOS IMPLEMENTATION OF THE IBM ESA/390
    ROETHE, N
    MICROPROCESSING AND MICROPROGRAMMING, 1991, 32 (1-5): : 207 - 207
  • [36] IBM, Kodak collaborate on CMOS sensors
    Fischer, AL
    PHOTONICS SPECTRA, 2004, 38 (11) : 48 - 48
  • [37] Suitability of COTS IBM 64M DRAM in space
    Fox, AJ
    Abare, WE
    Ross, A
    RADECS 97: FOURTH EUROPEAN CONFERENCE ON RADIATION AND ITS EFFECTS ON COMPONENTS AND SYSTEMS, 1998, : 240 - 244
  • [38] REVIEWS AND PROSPECTS OF DRAM TECHNOLOGY
    NAKAGOME, Y
    ITOH, K
    IEICE TRANSACTIONS ON COMMUNICATIONS ELECTRONICS INFORMATION AND SYSTEMS, 1991, 74 (04): : 799 - 811
  • [39] Evolution of materials technology for stacked-capacitors in 65 nm embedded-DRAM
    Gerritsen, E
    Emonet, N
    Caillat, C
    Jourdan, N
    Piazza, M
    Fraboulet, D
    Boeck, B
    Berthelot, A
    Smith, S
    Mazoyer, P
    SOLID-STATE ELECTRONICS, 2005, 49 (11) : 1767 - 1775
  • [40] Evolution of a CMOS based lateral high voltage technology concept
    Knaipp, A
    Park, JM
    Vescoli, V
    MICROELECTRONICS JOURNAL, 2006, 37 (03) : 243 - 248