A 100-MHZ 2-D DISCRETE COSINE TRANSFORM CORE PROCESSOR

被引:87
|
作者
URAMOTO, S
INOUE, Y
TAKABATAKE, A
TAKEDA, J
YAMASHITA, Y
TERANE, H
YOSHIMOTO, M
机构
[1] MITSUBISHI ELECTR CO,CTR ASIC DESIGN ENGN,ITAMI,HYOGO 664,JAPAN
[2] MITSUBISHI ELECTR CO,KITA ITAMI WORKS,ITAMI,HYOGO 664,JAPAN
关键词
D O I
10.1109/4.126536
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
The discrete cosine transform (DCT) has been recognized as one of the standard techniques in image compression. Therefore, as core processor which rapidly computes DCT has become a key component in image compression VLSI's. This paper describes a 100-MHz two-dimensional DCT core processor which is applicable to the real-time processing of HDTV signals. An excellent architecture utilizing a fast DCT algorithm and multiplier accumulators based on distributed arithmetic have contributed to reducing the hardware amount and to enhancing the speed performance. A layout scheme with a column-interleaved memory and a new ROM circuit are introduced for the efficient implementation of memory-based signal processing circuits. Furthermore, mean values of errors generated in the core were minimized to enhance the computational accuracy with the word-length constraints. Consequently, it features the fastest operating speed and the smallest area with its sufficient accuracy satisfying the specifications in CCITT recommendation H.261. The core integrates about 102K transistors, and occupies 21 mm2 using 0.8-mu-m double-metal CMOS technology.
引用
收藏
页码:492 / 499
页数:8
相关论文
共 50 条