A 100-MHZ 2-D DISCRETE COSINE TRANSFORM CORE PROCESSOR

被引:87
|
作者
URAMOTO, S
INOUE, Y
TAKABATAKE, A
TAKEDA, J
YAMASHITA, Y
TERANE, H
YOSHIMOTO, M
机构
[1] MITSUBISHI ELECTR CO,CTR ASIC DESIGN ENGN,ITAMI,HYOGO 664,JAPAN
[2] MITSUBISHI ELECTR CO,KITA ITAMI WORKS,ITAMI,HYOGO 664,JAPAN
关键词
D O I
10.1109/4.126536
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
The discrete cosine transform (DCT) has been recognized as one of the standard techniques in image compression. Therefore, as core processor which rapidly computes DCT has become a key component in image compression VLSI's. This paper describes a 100-MHz two-dimensional DCT core processor which is applicable to the real-time processing of HDTV signals. An excellent architecture utilizing a fast DCT algorithm and multiplier accumulators based on distributed arithmetic have contributed to reducing the hardware amount and to enhancing the speed performance. A layout scheme with a column-interleaved memory and a new ROM circuit are introduced for the efficient implementation of memory-based signal processing circuits. Furthermore, mean values of errors generated in the core were minimized to enhance the computational accuracy with the word-length constraints. Consequently, it features the fastest operating speed and the smallest area with its sufficient accuracy satisfying the specifications in CCITT recommendation H.261. The core integrates about 102K transistors, and occupies 21 mm2 using 0.8-mu-m double-metal CMOS technology.
引用
收藏
页码:492 / 499
页数:8
相关论文
共 50 条
  • [11] A refined fast 2-D discrete cosine transform algorithm
    Huang, YM
    Wu, JL
    IEEE TRANSACTIONS ON SIGNAL PROCESSING, 1999, 47 (03) : 904 - 907
  • [12] Fast recursive algorithms for 2-D discrete cosine transform
    Tan, TC
    Bi, G
    Tan, HN
    SIGNAL PROCESSING, 2000, 80 (09) : 1917 - 1935
  • [13] FAST ALGORITHM AND IMPLEMENTATION OF 2-D DISCRETE COSINE TRANSFORM
    CHO, NI
    LEE, SU
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS, 1991, 38 (03): : 297 - 305
  • [14] ON COMPUTING 2-D SYSTOLIC ALGORITHM FOR DISCRETE COSINE TRANSFORM
    LEE, MH
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS, 1990, 37 (10): : 1321 - 1323
  • [15] ON COMPUTING THE 2-D DISCRETE COSINE TRANSFORM USING ROTATIONS
    KARATHANASIS, HC
    MICROPROCESSING AND MICROPROGRAMMING, 1993, 38 (1-5): : 359 - 365
  • [16] Medical image fusion by 2-D discrete cosine transform
    Qu, GH
    Zhang, DL
    Yan, PF
    ICEMI'2001: FIFTH INTERNATIONAL CONFERENCE ON ELECTRONIC MEASUREMENT AND INSTRUMENTS, VOL 1, CONFERENCE PROCEEDINGS, 2001, : 908 - 913
  • [17] A 0.9V 150MHz 10mW 4mm(2) 2-D discrete cosine transform core processor with variable-threshold-voltage scheme
    Kuroda, T
    Fujita, T
    Mita, S
    Nagamatu, T
    Yoshioka, S
    Sano, F
    Norishima, M
    Murota, M
    Kako, M
    Kinugawa, M
    Kakumu, M
    Sakurai, T
    1996 IEEE INTERNATIONAL SOLID-STATE CIRCUITS CONFERENCE, DIGEST OF TECHNICAL PAPERS, 1996, 39 : 166 - 167
  • [18] A 0.9-V, 150-MHz, 10-mW, 4 mm(2), 2-D discrete cosine transform core processor with variable threshold-voltage (VT) scheme
    Kuroda, T
    Fujita, T
    Mita, S
    Nagamatsu, T
    Yoshioka, S
    Suzuki, K
    Sano, F
    Norishima, M
    Murota, M
    Kako, M
    Kinugawa, M
    Kakumu, M
    Sakurai, T
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1996, 31 (11) : 1770 - 1779
  • [19] On Accelerating the Computation of 2-D Discrete Cosine Transform in Image Processing
    Papakostas, G. A.
    Karakasis, E. G.
    Koulouriotis, D. E.
    ICSES 2008 INTERNATIONAL CONFERENCE ON SIGNALS AND ELECTRONIC SYSTEMS, CONFERENCE PROCEEDINGS, 2008, : 7 - 10
  • [20] A HIGH-SPEED 2-D DISCRETE COSINE TRANSFORM CHIP
    SIKSTROM, B
    WANHAMMAR, L
    AFGHAHI, M
    PENCZ, J
    INTEGRATION-THE VLSI JOURNAL, 1987, 5 (02) : 159 - 169