CAD-COMPATIBLE HIGH-SPEED CMOS/SIMOX GATE ARRAY USING FIELD-SHIELD ISOLATION

被引:9
|
作者
IWAMATSU, T
YAMAGUCHI, Y
INOUE, Y
NISHIMURA, T
TSUBOUCHI, N
机构
[1] ULSI Laboratory, Mitsubishi Electric Corporation
关键词
D O I
10.1109/16.469400
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A specific 0.5 mu m CMOS/SIMOX technology was developed for a gate array/sea of gate (SOG) using field-shield (FS) isolation to overcome a pending problem of source-to-drain breakdown voltage (BVds) lowering. FS isolation is capable of improving BVds because surplus holes generated by impact ionization at the drain region are collected through the body region under the FS gate. BVds was maintained at a level of junction breakdown before reaching the punchthrough limitation at a gate length of around 0.3 mu m using the FS isolation. The FS isolation technique was successfully applied to an SOG gate array on a SIMOX substrate. The gate array has the same area as that on the bulk-Si and is compatible to a conventional bulk-Si CAD system because the layout is basically the same, A 53-stage ring oscillator fabricated on the FS isolated SOG gate array exhibited 1.7 times higher speed operation than that on a bulk-Si counterpart, keeping low power consumption characteristics up to a drain voltage of 3 V.
引用
收藏
页码:1934 / 1939
页数:6
相关论文
共 43 条
  • [1] A CAD-compatible SOI-CMOS gate array using 0.35 μm partially-depleted transistors
    Ueda, K
    Nii, K
    Wada, Y
    Maeda, S
    Iwamatsu, T
    Yamaguchi, Y
    Ipposhi, T
    Maegawa, S
    Mashiko, K
    Horiba, Y
    IEICE TRANSACTIONS ON ELECTRONICS, 2000, E83C (02) : 205 - 211
  • [2] A 0.35μm 560KG SOI/CMOS gate array using field-shield ioslation technique
    Mashiko, K
    Ueda, K
    Nii, K
    Wada, Y
    Hirota, T
    Maeda, S
    Iwamatsu, T
    Yamaguchi, Y
    Ipposhi, T
    Maegawa, S
    Hamano, H
    1997 IEEE INTERNATIONAL SOI CONFERENCE PROCEEDINGS, 1996, : 166 - 167
  • [3] A CAD-compatible SOI/CMOS gate array having body-fixed partially-depleted transistors
    Ueda, K
    Nii, K
    Wada, Y
    Takimoto, I
    Maeda, S
    Iwamatsu, T
    Yamaguchi, Y
    Maegawa, S
    Mashiko, K
    Hamano, H
    1997 IEEE INTERNATIONAL SOLID-STATE CIRCUITS CONFERENCE - DIGEST OF TECHNICAL PAPERS, 1997, 40 : 288 - 289
  • [4] A HIGH-SPEED 0.6-MU-M 16K CMOS GATE ARRAY ON A THIN SIMOX FILM
    YAMAGUCHI, Y
    ISHIBASHI, A
    SHIMIZU, M
    NISHIMURA, T
    TSUKAMOTO, K
    HORIE, K
    AKASAKA, Y
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 1993, 40 (01) : 179 - 186
  • [5] High-speed SOI 1/8 frequency divider using field-shield body-fixed structure
    Iwamatsu, Toshiaki
    Yamaguchi, Yasuo
    Ueda, Kimio
    Mashiko, Koichiro
    Inoue, Yasuo
    Hirao, Tadashi
    Japanese Journal of Applied Physics, Part 1: Regular Papers & Short Notes & Review Papers, 1996, 35 (2 B): : 965 - 968
  • [6] High-speed SOI 1/8 frequency divider using field-shield body-fixed structure
    Iwamatsu, T
    Yamaguchi, Y
    Ueda, K
    Mashiko, K
    Inoue, Y
    Hirao, T
    JAPANESE JOURNAL OF APPLIED PHYSICS PART 1-REGULAR PAPERS SHORT NOTES & REVIEW PAPERS, 1996, 35 (2B): : 965 - 968
  • [7] INVESTIGATION ON HIGH-SPEED PERFORMANCE OF 0.1-MU-M-GATE, ULTRATHIN-FILM CMOS SIMOX
    OMURA, Y
    NAKASHIMA, S
    IZUMI, K
    IEICE TRANSACTIONS ON ELECTRONICS, 1992, E75C (12) : 1491 - 1497
  • [8] Low-power and high-speed LSIs using 0.25-μm CMOS/SIMOX
    NTT Electronics Co, Ltd, Atsugi-shi, Japan
    IEICE Trans Electron, 12 (1532-1538):
  • [9] Low-power and high-speed LSIs using 0.25-μm CMOS/SIMOX
    Ino, M
    IEICE TRANSACTIONS ON ELECTRONICS, 1997, E80C (12) : 1532 - 1538
  • [10] HIGH-SPEED DIVIDER USING GAAS ECL CML GATE ARRAY
    TOPHAM, PJ
    PARTON, JG
    GOLDER, MJ
    HOLLIS, BH
    HIAMS, NA
    GOODFELLOW, RC
    COOK, MP
    ELECTRONICS LETTERS, 1989, 25 (07) : 432 - 433