A Low Noise, Low Power Phase-Locked Loop, Using Optimization Methods

被引:5
|
作者
Ghaderi, Noushin [1 ]
Erfani-jazi, Hamid Reza [1 ]
Mohseni-Mirabadi, Mehdi [1 ]
机构
[1] Shahrekord Univ, Fac Engn, Shahrekord 8818634141, Iran
关键词
D O I
10.1155/2016/8202581
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
A divider-less, low power, and low jitter phase-locked loop (PLL) is presented in this paper. An extra simple open loop phase frequency detector (PFD) is proposed which reduces the power consumption and increases the overall speed. A novel bulk driven Wilson charge pump circuit, whose performance is enhanced by some optimization algorithms, is also introduced to get high output swing and high current matching. The designed PLL is utilized in a 0.18 mu m CMOS process with a 1.8V power supply. It has a wide locking range frequency of 500 MHz to 5 GHz. In addition, through the use of a dead-zone-less PFD and a divider-less PLL, the overall jitter is decreased significantly.
引用
收藏
页数:9
相关论文
共 50 条
  • [31] Low-Noise Phase Sensitive Amplification Using an Optical Phase-Locked Pump
    Kazama, Takushi
    Umeki, Takeshi
    Okamura, Yasuhiro
    Enbutsu, Koji
    Tadanaga, Osamu
    Takada, Atsushi
    Kasahara, Ryoichi
    2019 24TH OPTOELECTRONICS AND COMMUNICATIONS CONFERENCE (OECC) AND 2019 INTERNATIONAL CONFERENCE ON PHOTONICS IN SWITCHING AND COMPUTING (PSC), 2019,
  • [32] FURTHER ON PHASE-LOCKED LOOP IN PRESENCE OF NOISE
    REY, TJ
    VITERBI, AJ
    PROCEEDINGS OF THE INSTITUTE OF ELECTRICAL AND ELECTRONICS ENGINEERS, 1965, 53 (05): : 494 - &
  • [33] NOISE PERFORMANCE OF A GATED PHASE-LOCKED LOOP
    MENGALI, U
    IEEE TRANSACTIONS ON AEROSPACE AND ELECTRONIC SYSTEMS, 1973, AE59 (01) : 55 - 58
  • [34] A Fast Locking Phase-Locked Loop with Low Reference Spur
    Abedi, Mostafa
    Hasani, Javad Yavand
    26TH IRANIAN CONFERENCE ON ELECTRICAL ENGINEERING (ICEE 2018), 2018, : 92 - 97
  • [35] SOME ANALYTICAL AND EXPERIMENTAL PHASE-LOCKED LOOP RESULTS FOR LOW SIGNAL-TO-NOISE RATIOS
    CHARLES, FJ
    LINDSEY, WC
    PROCEEDINGS OF THE INSTITUTE OF ELECTRICAL AND ELECTRONICS ENGINEERS, 1966, 54 (09): : 1152 - &
  • [36] A low-noise fast-lock phase-locked loop with adaptive bandwidth control
    Lee, J
    Kim, B
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2000, 35 (08) : 1137 - 1145
  • [37] An integrated 10 GHz low-noise phase-locked loop with improved PVT tolerance
    Kai Hu
    Sabbir A. Osmany
    J. Christoph Scheytt
    Frank Herzel
    Analog Integrated Circuits and Signal Processing, 2011, 67 : 319 - 330
  • [38] LOW-NOISE MMIC PHASE-LOCKED OSCILLATORS USING AN EXOR AND A PFC
    NAKAGAWA, T
    SUWAKI, H
    OHIRA, T
    IEICE TRANSACTIONS ON ELECTRONICS, 1993, E76C (06) : 950 - 954
  • [39] An integrated 10 GHz low-noise phase-locked loop with improved PVT tolerance
    Hu, Kai
    Osmany, Sabbir A.
    Scheytt, J. Christoph
    Herzel, Frank
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2011, 67 (03) : 319 - 330
  • [40] A LOW NOISE FULL DIGITAL PHASE-LOCKED LOOP WITH FEEDTHROUGH SUPPRESSION TECHNOLOGY FOR RESONANT ACCELEROMETER
    Zhu, Bingchen
    Ma, Liangbo
    Xiong, Xingyin
    Zou, Xudong
    2024 IEEE INTERNATIONAL SYMPOSIUM ON INERTIAL SENSORS AND SYSTEMS, INERTIAL, 2024,