A Low Noise, Low Power Phase-Locked Loop, Using Optimization Methods

被引:5
|
作者
Ghaderi, Noushin [1 ]
Erfani-jazi, Hamid Reza [1 ]
Mohseni-Mirabadi, Mehdi [1 ]
机构
[1] Shahrekord Univ, Fac Engn, Shahrekord 8818634141, Iran
关键词
D O I
10.1155/2016/8202581
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
A divider-less, low power, and low jitter phase-locked loop (PLL) is presented in this paper. An extra simple open loop phase frequency detector (PFD) is proposed which reduces the power consumption and increases the overall speed. A novel bulk driven Wilson charge pump circuit, whose performance is enhanced by some optimization algorithms, is also introduced to get high output swing and high current matching. The designed PLL is utilized in a 0.18 mu m CMOS process with a 1.8V power supply. It has a wide locking range frequency of 500 MHz to 5 GHz. In addition, through the use of a dead-zone-less PFD and a divider-less PLL, the overall jitter is decreased significantly.
引用
收藏
页数:9
相关论文
共 50 条
  • [21] Ultra low power phase detector and phase-locked loop designs and their application as a receiver
    Li, Bo
    Zhai, Yiming
    Yang, Bo
    Salter, Thomas
    Peckerar, Martin
    Goldsman, Neil
    MICROELECTRONICS JOURNAL, 2011, 42 (02) : 358 - 364
  • [22] NOISE FILTERING BY A PHASE-LOCKED LOOP
    BLATOV, VV
    RADIOTEKHNIKA I ELEKTRONIKA, 1982, 27 (04): : 737 - 741
  • [23] Low power monolithic subsampled phase-locked loop architecture for wireless transceivers
    Univ of Waterloo, Waterloo, Canada
    Proc IEEE Int Symp Circuits Syst, (II-549 - II-552):
  • [24] A low power monolithic subsampled phase-locked loop architecture for wireless transceivers
    Hafez, AN
    Elmasry, MI
    ISCAS '99: PROCEEDINGS OF THE 1999 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL 2: ANALOG AND DIGITAL CIRCUITS, 1999, : 549 - 552
  • [25] Investigation of Noise Transfer Characteristics of Phase-Locked Loop using Sallen Key Low pass Filter
    Gupta, Satish Kumar
    Handique, Jayanta
    Roy, Ram Kishore
    Bezboruah, Tulshi
    2019 6TH INTERNATIONAL CONFERENCE ON SIGNAL PROCESSING AND INTEGRATED NETWORKS (SPIN), 2019, : 1131 - 1136
  • [26] A Low Noise CMOS Phase Locked Loop
    Ling, Chaodong
    Luo, Miaoyi
    Cheng, Mengzhang
    PROCEEDINGS OF THE 3RD INTERNATIONAL CONFERENCE ON ANTI-COUNTERFEITING, SECURITY, AND IDENTIFICATION IN COMMUNICATION, 2009, : 343 - 346
  • [27] Low-Power Optimization Design of CMOS Phase-Locked Loop for WiFi-6E Applications
    Kuo, Yue-Fang
    Han, Shuo
    2022 IEEE INTERNATIONAL CONFERENCE ON CONSUMER ELECTRONICS - TAIWAN, IEEE ICCE-TW 2022, 2022, : 9 - 10
  • [28] Analysis of Low Phase Noise Graphene Oscillation Characteristics Under DC Bias in Phase-Locked Loop
    Xiang, Pengcheng
    Fang, Yong
    Zhang, Qingsong
    Zhang, Qi
    Xie, Ziwei
    Wang, Huijun
    Wang, Zhenyu
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2023, 70 (09) : 3654 - 3658
  • [29] Low-power design-for-test implementation on phase-locked loop design
    Yadlapati, Avinash
    Kakarla, Hari Kishore
    MEASUREMENT & CONTROL, 2019, 52 (7-8): : 995 - 1001
  • [30] A Low Power MICS Band Phase-Locked Loop for High Resolution Retinal Prosthesis
    Yang, Jiawei
    Skafidas, Efstratios
    IEEE TRANSACTIONS ON BIOMEDICAL CIRCUITS AND SYSTEMS, 2013, 7 (04) : 513 - 525