共 50 条
- [23] Low power monolithic subsampled phase-locked loop architecture for wireless transceivers Proc IEEE Int Symp Circuits Syst, (II-549 - II-552):
- [24] A low power monolithic subsampled phase-locked loop architecture for wireless transceivers ISCAS '99: PROCEEDINGS OF THE 1999 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL 2: ANALOG AND DIGITAL CIRCUITS, 1999, : 549 - 552
- [25] Investigation of Noise Transfer Characteristics of Phase-Locked Loop using Sallen Key Low pass Filter 2019 6TH INTERNATIONAL CONFERENCE ON SIGNAL PROCESSING AND INTEGRATED NETWORKS (SPIN), 2019, : 1131 - 1136
- [26] A Low Noise CMOS Phase Locked Loop PROCEEDINGS OF THE 3RD INTERNATIONAL CONFERENCE ON ANTI-COUNTERFEITING, SECURITY, AND IDENTIFICATION IN COMMUNICATION, 2009, : 343 - 346
- [27] Low-Power Optimization Design of CMOS Phase-Locked Loop for WiFi-6E Applications 2022 IEEE INTERNATIONAL CONFERENCE ON CONSUMER ELECTRONICS - TAIWAN, IEEE ICCE-TW 2022, 2022, : 9 - 10
- [29] Low-power design-for-test implementation on phase-locked loop design MEASUREMENT & CONTROL, 2019, 52 (7-8): : 995 - 1001